Cortex-M3

Copyright © 2005, 2006 ARM Limited. All rights reserved.

Release Information

<table>
<thead>
<tr>
<th>Date</th>
<th>Issue</th>
<th>Confidentiality</th>
<th>Change</th>
</tr>
</thead>
<tbody>
<tr>
<td>15 December 2005</td>
<td>A</td>
<td>Confidential</td>
<td>First Release</td>
</tr>
<tr>
<td>13 January 2006</td>
<td>B</td>
<td>Non-Confidential</td>
<td>Confidentiality status amended</td>
</tr>
<tr>
<td>10 May 2006</td>
<td>C</td>
<td>Non-Confidential</td>
<td>First Release for r1p0</td>
</tr>
<tr>
<td>27 September 2006</td>
<td>D</td>
<td>Non-Confidential</td>
<td>First Release for r1p1</td>
</tr>
<tr>
<td>13 June 2007</td>
<td>E</td>
<td>Non-Confidential</td>
<td>Minor update with no technical changes</td>
</tr>
</tbody>
</table>

Proprietary Notice

Words and logos marked with ® or ™ are registered trademarks or trademarks of ARM Limited in the EU and other countries, except as otherwise stated below in this proprietary notice. Other brands and names mentioned herein may be the trademarks of their respective owners.

Neither the whole nor any part of the information contained in, or the product described in, this document may be adapted or reproduced in any material form except with the prior written permission of the copyright holder.

The product described in this document is subject to continuous developments and improvements. All particulars of the product and its use contained in this document are given by ARM Limited in good faith. However, all warranties implied or expressed, including but not limited to implied warranties of merchantability, or fitness for purpose, are excluded.

This document is intended only to assist the reader in the use of the product. ARM Limited shall not be liable for any loss or damage arising from the use of any information in this document, or any error or omission in such information, or any incorrect use of the product.

Confidentiality Status

This document is Non-Confidential. The right to use, copy and disclose this document may be subject to license restrictions in accordance with the terms of the agreement entered into by ARM and the party that ARM delivered this document to.

Product Status

The information in this document is Final (information on a developed product).

Web Address

http://www.arm.com
Contents

Preface
About this manual ................................................................. xviii
Feedback .................................................................................... xxiii

Chapter 1 Introduction
1.1 About the processor .......................................................... 1-2
1.2 Components, hierarchy, and implementation .................. 1-4
1.3 Configurable options ......................................................... 1-12
1.4 Execution pipeline stages ............................................... 1-13
1.5 Prefetch Unit ..................................................................... 1-15
1.6 Branch target forwarding ................................................. 1-16
1.7 Store buffers ..................................................................... 1-19
1.8 Instruction set summary .................................................. 1-20
1.9 Product revisions ............................................................. 1-31

Chapter 2 Programmer’s Model
2.1 About the programmer’s model ........................................ 2-2
2.2 Privileged access and user access .................................... 2-3
2.3 Registers .......................................................................... 2-4
2.4 Data types ......................................................................... 2-10
2.5 Memory formats ............................................................ 2-11
2.6 Instruction set ................................................................. 2-13
Chapter 3 System Control
3.1 Summary of processor registers ...................................................... 3-2

Chapter 4 Memory Map
4.1 About the memory map ................................................................. 4-2
4.2 Bit-banding ..................................................................................... 4-5
4.3 ROM memory table ....................................................................... 4-7

Chapter 5 Exceptions
5.1 About the exception model ............................................................ 5-2
5.2 Exception types ............................................................................. 5-4
5.3 Exception priority ........................................................................ 5-6
5.4 Privilege and stacks ..................................................................... 5-9
5.5 Pre-emption .................................................................................. 5-11
5.6 Tail-chaining ................................................................................ 5-14
5.7 Late-arriving ............................................................................... 5-15
5.8 Exit .............................................................................................. 5-17
5.9 Resets .......................................................................................... 5-20
5.10 Exception control transfer ............................................................ 5-24
5.11 Setting up multiple stacks ........................................................... 5-25
5.12 Abort model ............................................................................... 5-27
5.13 Activation levels ........................................................................ 5-32
5.14 Flowcharts ................................................................................. 5-34

Chapter 6 Clocking and Resets
6.1 Clocking ...................................................................................... 6-2
6.2 Resets .......................................................................................... 6-4
6.3 Cortex-M3 reset modes ................................................................. 6-5

Chapter 7 Power Management
7.1 About power management ............................................................ 7-2
7.2 System power management .......................................................... 7-3

Chapter 8 Nested Vectored Interrupt Controller
8.1 About the NVIC ........................................................................... 8-2
8.2 NVIC programmer’s model ............................................................ 8-3
8.3 Level versus pulse interrupts ....................................................... 8-41

Chapter 9 Memory Protection Unit
9.1 About the MPU ........................................................................... 9-2
9.2 MPU programmer’s model ............................................................ 9-3
9.3 MPU access permissions ............................................................... 9-13
9.4 MPU aborts ............................................................................... 9-15
9.5 Updating an MPU region .............................................................. 9-16
9.6 Interrupts and updating the MPU ............................................... 9-19
<table>
<thead>
<tr>
<th>Chapter 10</th>
<th>Core Debug</th>
</tr>
</thead>
<tbody>
<tr>
<td>10.1</td>
<td>About core debug</td>
</tr>
<tr>
<td>10.2</td>
<td>Core debug registers</td>
</tr>
<tr>
<td>10.3</td>
<td>Core debug access example</td>
</tr>
<tr>
<td>10.4</td>
<td>Using application registers in core debug</td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>Chapter 11</th>
<th>System Debug</th>
</tr>
</thead>
<tbody>
<tr>
<td>11.1</td>
<td>About system debug</td>
</tr>
<tr>
<td>11.2</td>
<td>System debug access</td>
</tr>
<tr>
<td>11.3</td>
<td>System debug programmer’s model</td>
</tr>
<tr>
<td>11.4</td>
<td>FPB</td>
</tr>
<tr>
<td>11.5</td>
<td>DWT</td>
</tr>
<tr>
<td>11.6</td>
<td>ITM</td>
</tr>
<tr>
<td>11.7</td>
<td>AHB-AP</td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>Chapter 12</th>
<th>Debug Port</th>
</tr>
</thead>
<tbody>
<tr>
<td>12.1</td>
<td>About the DP</td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>Chapter 13</th>
<th>Trace Port Interface Unit</th>
</tr>
</thead>
<tbody>
<tr>
<td>13.1</td>
<td>About the TPIU</td>
</tr>
<tr>
<td>13.2</td>
<td>TPIU registers</td>
</tr>
<tr>
<td>13.3</td>
<td>Serial wire output connection</td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>Chapter 14</th>
<th>Bus Interface</th>
</tr>
</thead>
<tbody>
<tr>
<td>14.1</td>
<td>About bus interfaces</td>
</tr>
<tr>
<td>14.2</td>
<td>AMBA 3 compliance</td>
</tr>
<tr>
<td>14.3</td>
<td>ICode bus interface</td>
</tr>
<tr>
<td>14.4</td>
<td>DCode bus interface</td>
</tr>
<tr>
<td>14.5</td>
<td>System interface</td>
</tr>
<tr>
<td>14.6</td>
<td>Unifying the code buses</td>
</tr>
<tr>
<td>14.7</td>
<td>External private peripheral interface</td>
</tr>
<tr>
<td>14.8</td>
<td>Access alignment</td>
</tr>
<tr>
<td>14.9</td>
<td>Unaligned accesses that cross regions</td>
</tr>
<tr>
<td>14.10</td>
<td>Bit-band accesses</td>
</tr>
<tr>
<td>14.11</td>
<td>Write buffer</td>
</tr>
<tr>
<td>14.12</td>
<td>Memory attributes</td>
</tr>
<tr>
<td>14.13</td>
<td>AHB timing characteristics</td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>Chapter 15</th>
<th>Embedded Trace Macrocell</th>
</tr>
</thead>
<tbody>
<tr>
<td>15.1</td>
<td>About the ETM</td>
</tr>
<tr>
<td>15.2</td>
<td>Data tracing</td>
</tr>
<tr>
<td>15.3</td>
<td>ETM resources</td>
</tr>
<tr>
<td>15.4</td>
<td>Trace output</td>
</tr>
<tr>
<td>15.5</td>
<td>ETM architecture</td>
</tr>
<tr>
<td>15.6</td>
<td>ETM programmer’s model</td>
</tr>
</tbody>
</table>
List of Tables

<table>
<thead>
<tr>
<th>Table</th>
<th>Description</th>
<th>Page</th>
</tr>
</thead>
<tbody>
<tr>
<td>1-1</td>
<td>Change History</td>
<td>ii</td>
</tr>
<tr>
<td>1-2</td>
<td>16-bit Cortex-M3 instruction summary</td>
<td>1-20</td>
</tr>
<tr>
<td>1-3</td>
<td>32-bit Cortex-M3 instruction summary</td>
<td>1-23</td>
</tr>
<tr>
<td>2-1</td>
<td>Application Program Status Register bit assignments</td>
<td>2-6</td>
</tr>
<tr>
<td>2-2</td>
<td>Interrupt Program Status Register bit assignments</td>
<td>2-7</td>
</tr>
<tr>
<td>2-3</td>
<td>Bit functions of the EPSR</td>
<td>2-8</td>
</tr>
<tr>
<td>2-4</td>
<td>Nonsupported Thumb instructions</td>
<td>2-13</td>
</tr>
<tr>
<td>2-5</td>
<td>Supported Thumb-2 instructions</td>
<td>2-13</td>
</tr>
<tr>
<td>3-1</td>
<td>NVIC registers</td>
<td>3-2</td>
</tr>
<tr>
<td>3-2</td>
<td>Core debug registers</td>
<td>3-5</td>
</tr>
<tr>
<td>3-3</td>
<td>Flash patch register summary</td>
<td>3-6</td>
</tr>
<tr>
<td>3-4</td>
<td>DWT register summary</td>
<td>3-7</td>
</tr>
<tr>
<td>3-5</td>
<td>ITM register summary</td>
<td>3-9</td>
</tr>
<tr>
<td>3-6</td>
<td>AHB-AP register summary</td>
<td>3-10</td>
</tr>
<tr>
<td>3-7</td>
<td>Summary of Debug interface port registers</td>
<td>3-11</td>
</tr>
<tr>
<td>3-8</td>
<td>MPU registers</td>
<td>3-11</td>
</tr>
<tr>
<td>3-9</td>
<td>TPIU registers</td>
<td>3-12</td>
</tr>
<tr>
<td>3-10</td>
<td>ETM registers</td>
<td>3-13</td>
</tr>
<tr>
<td>4-1</td>
<td>Memory interfaces</td>
<td>4-3</td>
</tr>
<tr>
<td>4-2</td>
<td>Memory region permissions</td>
<td>4-4</td>
</tr>
<tr>
<td>4-3</td>
<td>ROM table</td>
<td>4-7</td>
</tr>
<tr>
<td>5-1</td>
<td>Exception types</td>
<td>5-4</td>
</tr>
<tr>
<td>5-2</td>
<td>Priority-based actions of exceptions</td>
<td>5-6</td>
</tr>
</tbody>
</table>
## List of Tables

<p>| Table 5-3 | Priority grouping | 5-8 |
| Table 5-4 | Exception entry steps | 5-12 |
| Table 5-5 | Exception exit steps | 5-17 |
| Table 5-6 | Exception return behavior | 5-19 |
| Table 5-7 | Reset actions | 5-20 |
| Table 5-8 | Reset boot-up behavior | 5-21 |
| Table 5-9 | Transferring to exception processing | 5-24 |
| Table 5-10 | Faults | 5-28 |
| Table 5-11 | Debug faults | 5-30 |
| Table 5-12 | Fault status and fault address registers | 5-31 |
| Table 5-13 | Privilege and stack of different activation levels | 5-32 |
| Table 5-14 | Exception transitions | 5-32 |
| Table 5-15 | Exception subtype transitions | 5-33 |
| Table 6-1 | Cortex-M3 processor clocks | 6-2 |
| Table 6-2 | Cortex-M3 macrocell clocks | 6-2 |
| Table 6-3 | Reset inputs | 6-4 |
| Table 6-4 | Reset modes | 6-5 |
| Table 7-1 | Supported sleep modes | 7-3 |
| Table 8-1 | NVIC registers | 8-3 |
| Table 8-2 | Interrupt Controller Type Register bit assignments | 8-8 |
| Table 8-3 | SysTick Control and Status Register bit assignments | 8-9 |
| Table 8-4 | SysTick Reload Value Register bit assignments | 8-10 |
| Table 8-5 | SysTick Current Value Register bit assignments | 8-11 |
| Table 8-6 | SysTick Calibration Value Register bit assignments | 8-11 |
| Table 8-7 | Interrupt Set-Enable Register bit assignments | 8-13 |
| Table 8-8 | Interrupt Clear-Enable Register bit assignments | 8-13 |
| Table 8-9 | Interrupt Set-Pending Register bit assignments | 8-14 |
| Table 8-10 | Interrupt Clear-Pending Registers bit assignments | 8-15 |
| Table 8-11 | Active Bit Register bit assignments | 8-15 |
| Table 8-12 | Interrupt Priority Registers 0-31 bit assignments | 8-17 |
| Table 8-13 | CPUID Base Register bit assignments | 8-17 |
| Table 8-14 | Interrupt Control State Register bit assignments | 8-19 |
| Table 8-15 | Vector Table Offset Register bit assignments | 8-21 |
| Table 8-16 | Application Interrupt and Reset Control Register bit assignments | 8-22 |
| Table 8-17 | System Control Register bit assignments | 8-24 |
| Table 8-18 | Configuration Control Register bit assignments | 8-26 |
| Table 8-19 | System Handler Priority Registers bit assignments | 8-28 |
| Table 8-20 | System Handler Control and State Register bit assignments | 8-29 |
| Table 8-21 | Memory Manage Fault Status Register bit assignments | 8-32 |
| Table 8-22 | Bus Fault Status Register bit assignments | 8-33 |
| Table 8-23 | Usage Fault Status Register bit assignments | 8-35 |
| Table 8-24 | Hard Fault Status Register bit assignments | 8-36 |
| Table 8-25 | Debug Fault Status Register bit assignments | 8-38 |
| Table 8-26 | Memory Manage Fault Address Register bit assignments | 8-39 |
| Table 8-27 | Bus Fault Address Register bit assignments | 8-39 |
| Table 8-28 | Auxiliary Fault Status Register bit assignments | 8-40 |
| Table 8-29 | Software Trigger Interrupt Register bit assignments | 8-40 |</p>
<table>
<thead>
<tr>
<th>Table</th>
<th>Description</th>
<th>Page</th>
</tr>
</thead>
<tbody>
<tr>
<td>Table 9-1</td>
<td>MPU registers</td>
<td>9-3</td>
</tr>
<tr>
<td>Table 9-2</td>
<td>MPU Type Register bit assignments</td>
<td>9-4</td>
</tr>
<tr>
<td>Table 9-3</td>
<td>MPU Control Register bit assignments</td>
<td>9-6</td>
</tr>
<tr>
<td>Table 9-4</td>
<td>MPU Region Number Register bit assignments</td>
<td>9-7</td>
</tr>
<tr>
<td>Table 9-5</td>
<td>MPU Region Base Address Register bit assignments</td>
<td>9-8</td>
</tr>
<tr>
<td>Table 9-6</td>
<td>MPU Region Attribute and Size Register bit assignments</td>
<td>9-9</td>
</tr>
<tr>
<td>Table 9-7</td>
<td>MPU protection region size field</td>
<td>9-10</td>
</tr>
<tr>
<td>Table 9-8</td>
<td>TEX, C, B encoding</td>
<td>9-13</td>
</tr>
<tr>
<td>Table 9-9</td>
<td>Cache policy for memory attribute encoding</td>
<td>9-14</td>
</tr>
<tr>
<td>Table 9-10</td>
<td>AP encoding</td>
<td>9-14</td>
</tr>
<tr>
<td>Table 9-11</td>
<td>XN encoding</td>
<td>9-14</td>
</tr>
<tr>
<td>Table 10-1</td>
<td>Core debug registers</td>
<td>10-2</td>
</tr>
<tr>
<td>Table 10-2</td>
<td>Debug Halting Control and Status Register</td>
<td>10-4</td>
</tr>
<tr>
<td>Table 10-3</td>
<td>Debug Core Register Selector Register</td>
<td>10-6</td>
</tr>
<tr>
<td>Table 10-4</td>
<td>Debug Exception and Monitor Control Register</td>
<td>10-9</td>
</tr>
<tr>
<td>Table 10-5</td>
<td>Application registers for use in core debug</td>
<td>10-13</td>
</tr>
<tr>
<td>Table 11-1</td>
<td>FPB register summary</td>
<td>11-7</td>
</tr>
<tr>
<td>Table 11-2</td>
<td>Flash Patch Control Register bit assignments</td>
<td>11-8</td>
</tr>
<tr>
<td>Table 11-3</td>
<td>COMP mapping</td>
<td>11-10</td>
</tr>
<tr>
<td>Table 11-4</td>
<td>Flash Patch Remap Register bit assignments</td>
<td>11-11</td>
</tr>
<tr>
<td>Table 11-5</td>
<td>Flash Patch Comparator Registers bit assignments</td>
<td>11-12</td>
</tr>
<tr>
<td>Table 11-6</td>
<td>DWT register summary</td>
<td>11-13</td>
</tr>
<tr>
<td>Table 11-7</td>
<td>DWT Control Register bit assignments</td>
<td>11-16</td>
</tr>
<tr>
<td>Table 11-8</td>
<td>DWT Current PC Sampler Cycle Count Register bit assignments</td>
<td>11-19</td>
</tr>
<tr>
<td>Table 11-9</td>
<td>DWT CPI Count Register bit assignments</td>
<td>11-20</td>
</tr>
<tr>
<td>Table 11-10</td>
<td>DWT Exception Overhead Count Register bit assignments</td>
<td>11-20</td>
</tr>
<tr>
<td>Table 11-11</td>
<td>DWT Sleep Count Register bit assignments</td>
<td>11-21</td>
</tr>
<tr>
<td>Table 11-12</td>
<td>DWT LSU Count Register bit assignments</td>
<td>11-22</td>
</tr>
<tr>
<td>Table 11-13</td>
<td>DWT Fold Count Register bit assignments</td>
<td>11-23</td>
</tr>
<tr>
<td>Table 11-14</td>
<td>DWT Program Counter Sample Register bit assignments</td>
<td>11-23</td>
</tr>
<tr>
<td>Table 11-15</td>
<td>DWT Comparator Registers 0-3 bit assignments</td>
<td>11-24</td>
</tr>
<tr>
<td>Table 11-16</td>
<td>DWT Mask Registers 0-3 bit assignments</td>
<td>11-24</td>
</tr>
<tr>
<td>Table 11-17</td>
<td>Bit functions of DWT Function Registers 0-3</td>
<td>11-25</td>
</tr>
<tr>
<td>Table 11-18</td>
<td>Settings for DWT Function Registers</td>
<td>11-27</td>
</tr>
<tr>
<td>Table 11-19</td>
<td>ITM register summary</td>
<td>11-29</td>
</tr>
<tr>
<td>Table 11-20</td>
<td>ITM Trace Enable Register bit assignments</td>
<td>11-31</td>
</tr>
<tr>
<td>Table 11-21</td>
<td>ITM Trace Privilege Register bit assignments</td>
<td>11-32</td>
</tr>
<tr>
<td>Table 11-22</td>
<td>ITM Trace Control Register bit assignments</td>
<td>11-33</td>
</tr>
<tr>
<td>Table 11-23</td>
<td>ITM Integration Write Register bit assignments</td>
<td>11-35</td>
</tr>
<tr>
<td>Table 11-24</td>
<td>ITM Integration Read Register bit assignments</td>
<td>11-35</td>
</tr>
<tr>
<td>Table 11-25</td>
<td>ITM Integration Mode Control Register bit assignments</td>
<td>11-36</td>
</tr>
<tr>
<td>Table 11-26</td>
<td>ITM Lock Access Register bit assignments</td>
<td>11-36</td>
</tr>
<tr>
<td>Table 11-27</td>
<td>ITM Lock Status Register bit assignments</td>
<td>11-37</td>
</tr>
<tr>
<td>Table 11-28</td>
<td>AHB-AP register summary</td>
<td>11-38</td>
</tr>
<tr>
<td>Table 11-29</td>
<td>AHB-AP Control and Status Word Register bit assignments</td>
<td>11-39</td>
</tr>
<tr>
<td>Table 11-30</td>
<td>AHB-AP Transfer Address Register bit assignments</td>
<td>11-41</td>
</tr>
<tr>
<td>Table 11-31</td>
<td>AHB-AP Data Read/Write Register bit assignments</td>
<td>11-41</td>
</tr>
</tbody>
</table>
List of Tables

Table 11-32 AHB-AP Banked Data Register bit assignments ................................................. 11-42
Table 11-33 AHB-AP Debug ROM Address Register bit assignments ......................................... 11-42
Table 11-34 AHB-AP ID Register bit assignments ................................................................. 11-42
Table 13-1 Trace out port signals ............................................................................................. 13-5
Table 13-2 ATB port signals .................................................................................................... 13-6
Table 13-3 Miscellaneous configuration inputs ......................................................................... 13-6
Table 13-4 TPIU registers ....................................................................................................... 13-8
Table 13-5 Async Clock Prescaler Register bit assignments ..................................................... 13-10
Table 13-6 Selected Pin Protocol Register bit assignments ...................................................... 13-11
Table 13-7 Formatter and Flush Status Register bit assignments ........................................... 13-12
Table 13-8 Formatter and Flush Control Register bit assignments .......................................... 13-13
Table 13-9 Integration Test Register-ITATBCTR2 bit assignments ........................................ 13-15
Table 13-10 Integration Test Register-ITATBCTR0 bit assignments ....................................... 13-16
Table 13-11 Instruction fetches ............................................................................................... 14-4
Table 13-12 Bus mapper unaligned accesses .......................................................................... 14-11
Table 13-13 Memory attributes ............................................................................................... 14-15
Table 13-14 Interface timing characteristics .......................................................................... 14-16
Table 15-1 ETM core interface inputs and outputs ................................................................. 15-4
Table 15-2 Miscellaneous configuration inputs ....................................................................... 15-4
Table 15-3 Trace port signals ................................................................................................. 15-5
Table 15-4 Other signals ......................................................................................................... 15-5
Table 15-5 Clocks and resets ................................................................................................. 15-6
Table 15-6 APB interface signals ............................................................................................. 15-6
Table 15-7 Cortex-M3 resources ............................................................................................. 15-8
Table 15-8 Exception tracing mapping ..................................................................................... 15-13
Table 15-9 ETM registers ........................................................................................................ 15-16
Table 16-1 ETM interface ports ............................................................................................... 16-3
Table 16-2 Branch status signal function ................................................................................. 16-6
Table 16-3 Example of an opcode sequence ........................................................................... 16-10
Table 17-1 AHB interface ports ............................................................................................... 17-3
Table 18-1 Instruction timings ................................................................................................. 18-3
Table 19-1 Miscellaneous input ports timing parameters ....................................................... 19-3
Table 19-2 Interrupt input ports timing parameters ............................................................... 19-3
Table 19-3 AHB input ports timing parameters ....................................................................... 19-4
Table 19-4 PPB input port timing parameters ......................................................................... 19-4
Table 19-5 Debug input ports timing parameters .................................................................... 19-5
Table 19-6 Test input ports timing parameters ........................................................................ 19-5
Table 19-7 ETM input port timing parameters ........................................................................ 19-6
Table 19-8 Miscellaneous output ports timing parameters .................................................... 19-6
Table 19-9 AHB output ports timing parameters ..................................................................... 19-6
Table 19-10 PPB output ports timing parameters ................................................................... 19-8
Table 19-11 Debug interface output ports timing parameters ................................................ 19-8
Table 19-12 ETM interface output ports timing parameters ................................................... 19-9
Table 19-13 HTM interface output ports timing parameters .................................................... 19-9
Table 19-14 Test output ports timing parameters .................................................................... 19-10
Table A-1 Clock signals ........................................................................................................... A-2
Table A-2 Reset signals ............................................................................................................ A-3
<table>
<thead>
<tr>
<th>Table</th>
<th>Description</th>
<th>Page</th>
</tr>
</thead>
<tbody>
<tr>
<td>A-3</td>
<td>Miscellaneous signals</td>
<td>A-4</td>
</tr>
<tr>
<td>A-4</td>
<td>Interrupt interface</td>
<td>A-6</td>
</tr>
<tr>
<td>A-5</td>
<td>ICode interface</td>
<td>A-7</td>
</tr>
<tr>
<td>A-6</td>
<td>DCode interface</td>
<td>A-8</td>
</tr>
<tr>
<td>A-7</td>
<td>System bus interface</td>
<td>A-9</td>
</tr>
<tr>
<td>A-8</td>
<td>Private Peripheral Bus interface</td>
<td>A-10</td>
</tr>
<tr>
<td>A-9</td>
<td>ITM interface</td>
<td>A-11</td>
</tr>
<tr>
<td>A-10</td>
<td>AHB-AP interface</td>
<td>A-12</td>
</tr>
<tr>
<td>A-11</td>
<td>ETM interface</td>
<td>A-13</td>
</tr>
<tr>
<td>A-12</td>
<td>HTM interface</td>
<td>A-15</td>
</tr>
<tr>
<td>A-13</td>
<td>Test interface</td>
<td>A-16</td>
</tr>
</tbody>
</table>
List of Tables
List of Figures

<table>
<thead>
<tr>
<th>Figure</th>
<th>Description</th>
<th>Page</th>
</tr>
</thead>
<tbody>
<tr>
<td>1-1</td>
<td>Cortex-M3 block diagram</td>
<td>1-5</td>
</tr>
<tr>
<td>1-2</td>
<td>Cortex-M3 pipeline stages</td>
<td>1-13</td>
</tr>
<tr>
<td>2-1</td>
<td>Processor register set</td>
<td>2-4</td>
</tr>
<tr>
<td>2-2</td>
<td>Application Program Status Register bit assignments</td>
<td>2-6</td>
</tr>
<tr>
<td>2-3</td>
<td>Interrupt Program Status Register bit assignments</td>
<td>2-6</td>
</tr>
<tr>
<td>2-4</td>
<td>Execution Program Status Register</td>
<td>2-8</td>
</tr>
<tr>
<td>2-5</td>
<td>Little-endian and big-endian memory formats</td>
<td>2-12</td>
</tr>
<tr>
<td>4-1</td>
<td>Processor memory map</td>
<td>4-2</td>
</tr>
<tr>
<td>4-2</td>
<td>Bit-band mapping</td>
<td>4-6</td>
</tr>
<tr>
<td>5-1</td>
<td>Stack contents after a pre-emption</td>
<td>5-11</td>
</tr>
<tr>
<td>5-2</td>
<td>Exception entry timing</td>
<td>5-13</td>
</tr>
<tr>
<td>5-3</td>
<td>Tail-chaining timing</td>
<td>5-14</td>
</tr>
<tr>
<td>5-4</td>
<td>Late-arriving exception timing</td>
<td>5-15</td>
</tr>
<tr>
<td>5-5</td>
<td>Exception exit timing</td>
<td>5-18</td>
</tr>
<tr>
<td>5-6</td>
<td>Interrupt handling flowchart</td>
<td>5-34</td>
</tr>
<tr>
<td>5-7</td>
<td>Pre-emption flowchart</td>
<td>5-35</td>
</tr>
<tr>
<td>5-8</td>
<td>Return from interrupt flowchart</td>
<td>5-36</td>
</tr>
<tr>
<td>6-1</td>
<td>Reset signals</td>
<td>6-6</td>
</tr>
<tr>
<td>6-2</td>
<td>Power-on reset</td>
<td>6-6</td>
</tr>
<tr>
<td>6-3</td>
<td>Internal reset synchronization</td>
<td>6-7</td>
</tr>
<tr>
<td>7-1</td>
<td>SLEEPING power control example</td>
<td>7-4</td>
</tr>
<tr>
<td>7-2</td>
<td>SLEEPDEEP power control example</td>
<td>7-5</td>
</tr>
</tbody>
</table>
List of Figures

Figure 8-1 Interrupt Controller Type Register bit assignments ............................................. 8-7
Figure 8-2 SysTick Control and Status Register bit assignments ............................................ 8-8
Figure 8-3 SysTick Reload Value Register bit assignments .................................................... 8-10
Figure 8-4 SysTick Current Value Register bit assignments .................................................... 8-10
Figure 8-5 SysTick Calibration Value Register bit assignments ............................................. 8-11
Figure 8-6 Interrupt Priority Registers 0-31 bit assignments ................................................ 8-16
Figure 8-7 CPUID Base Register bit assignments .................................................................. 8-17
Figure 8-8 Interrupt Control State Register bit assignments .................................................. 8-19
Figure 8-9 Vector Table Offset Register bit assignments ....................................................... 8-21
Figure 8-10 Application Interrupt and Reset Control Register bit assignments ................... 8-22
Figure 8-11 System Control Register bit assignments ............................................................ 8-24
Figure 8-12 Configuration Control Register bit assignments ................................................ 8-26
Figure 8-13 System Handler Priority Registers bit assignments .......................................... 8-28
Figure 8-14 System Handler Control and State Register bit assignments ............................... 8-29
Figure 8-15 Configurable Fault Status Registers bit assignments ......................................... 8-31
Figure 8-16 Memory Manage Fault Register bit assignments ............................................... 8-32
Figure 8-17 Bus Fault Status Register bit assignments ......................................................... 8-33
Figure 8-18 Usage Fault Status Register bit assignments ....................................................... 8-35
Figure 8-19 Hard Fault Status Register bit assignments ....................................................... 8-36
Figure 8-20 Debug Fault Status Register bit assignments ...................................................... 8-37
Figure 8-21 Software Trigger Interrupt Register bit assignments ......................................... 8-40
Figure 9-1 MPU Type Register bit assignments .................................................................... 9-4
Figure 9-2 MPU Control Register bit assignments ............................................................... 9-5
Figure 9-3 MPU Region Number Register bit assignments .................................................. 9-7
Figure 9-4 MPU Region Base Address Register bit assignments ........................................... 9-8
Figure 9-5 MPU Region Attribute and Size Register bit assignments ................................... 9-9
Figure 10-1 Debug Halting Control and Status Register format ........................................... 10-4
Figure 10-2 Debug Core Register Selector Register format ................................................. 10-6
Figure 10-3 Debug Exception and Monitor Control Register format ..................................... 10-8
Figure 11-1 System debug access block diagram ................................................................. 11-4
Figure 11-2 Flash Patch Control Register bit assignments ..................................................... 11-8
Figure 11-3 Flash Patch Remap Register bit assignments ..................................................... 11-10
Figure 11-4 Flash Patch Comparator Registers bit assignments ............................................. 11-11
Figure 11-5 DWT Control Register bit assignments .............................................................. 11-15
Figure 11-6 DWT CPI Count Register bit assignments ........................................................... 11-19
Figure 11-7 DWT Exception Overhead Count Register bit assignments ............................... 11-20
Figure 11-8 DWT Sleep Count Register bit assignments ....................................................... 11-21
Figure 11-9 DWT LSU Count Register bit assignments .......................................................... 11-22
Figure 11-10 DWT Fold Count Register bit assignments ........................................................ 11-22
Figure 11-11 DWT Mask Registers 0-3 bit assignments .......................................................... 11-24
Figure 11-12 DWT Function Registers 0-3 bit assignments ................................................... 11-25
Figure 11-13 ITM Trace Privilege Register bit assignments .................................................... 11-32
Figure 11-14 ITM Trace Control Register bit assignments ..................................................... 11-33
Figure 11-15 ITM Integration Write Register bit assignments ................................................. 11-34
Figure 11-16 ITM Integration Read Register bit assignments ................................................. 11-35
Figure 11-17 ITM Integration Mode Control bit assignments .................................................. 11-36
Figure 11-18 ITM Lock Status Register bit assignments ........................................................ 11-37
<table>
<thead>
<tr>
<th>Figure</th>
<th>Description</th>
<th>Page</th>
</tr>
</thead>
<tbody>
<tr>
<td>11-19</td>
<td>AHB-AP Control and Status Word Register</td>
<td>11-39</td>
</tr>
<tr>
<td>11-20</td>
<td>AHB-AP ID Register</td>
<td>11-43</td>
</tr>
<tr>
<td>13-1</td>
<td>Block diagram of the TPIU (non-ETM version)</td>
<td>13-3</td>
</tr>
<tr>
<td>13-2</td>
<td>Block diagram of the TPIU (ETM version)</td>
<td>13-4</td>
</tr>
<tr>
<td>13-3</td>
<td>Supported Sync Port Size Register bit assignments</td>
<td>13-9</td>
</tr>
<tr>
<td>13-4</td>
<td>Async Clock Prescaler Register bit assignments</td>
<td>13-10</td>
</tr>
<tr>
<td>13-5</td>
<td>Selected Pin Protocol Register bit assignments</td>
<td>13-10</td>
</tr>
<tr>
<td>13-6</td>
<td>Formatter and Flush Status Register bit assignments</td>
<td>13-12</td>
</tr>
<tr>
<td>13-7</td>
<td>Formatter and Flush Control Register bit assignments</td>
<td>13-13</td>
</tr>
<tr>
<td>13-8</td>
<td>Integration Test Register-ITATBCTR2 bit assignments</td>
<td>13-15</td>
</tr>
<tr>
<td>13-9</td>
<td>Integration Test Register-ITATBCTR0 bit assignments</td>
<td>13-16</td>
</tr>
<tr>
<td>13-10</td>
<td>Dedicated pin used for TRACESWO</td>
<td>13-17</td>
</tr>
<tr>
<td>13-11</td>
<td>SWO shared with TRACEPORT</td>
<td>13-18</td>
</tr>
<tr>
<td>13-12</td>
<td>SWO shared with JTAG-TDO</td>
<td>13-18</td>
</tr>
<tr>
<td>14-1</td>
<td>ICode/DCode multiplexer</td>
<td>14-9</td>
</tr>
<tr>
<td>15-1</td>
<td>ETM block diagram</td>
<td>15-3</td>
</tr>
<tr>
<td>15-2</td>
<td>Return from exception packet encoding</td>
<td>15-12</td>
</tr>
<tr>
<td>15-3</td>
<td>Exception encoding for branch packet</td>
<td>15-14</td>
</tr>
<tr>
<td>16-1</td>
<td>Conditional branch backwards not taken</td>
<td>16-7</td>
</tr>
<tr>
<td>16-2</td>
<td>Conditional branch backwards taken</td>
<td>16-7</td>
</tr>
<tr>
<td>16-3</td>
<td>Conditional branch forwards not taken</td>
<td>16-8</td>
</tr>
<tr>
<td>16-4</td>
<td>Conditional branch forwards taken</td>
<td>16-8</td>
</tr>
<tr>
<td>16-5</td>
<td>Unconditional branch without pipeline stalls</td>
<td>16-8</td>
</tr>
<tr>
<td>16-6</td>
<td>Unconditional branch with pipeline stalls</td>
<td>16-9</td>
</tr>
<tr>
<td>16-7</td>
<td>Unconditional branch in execute aligned</td>
<td>16-9</td>
</tr>
<tr>
<td>16-8</td>
<td>Unconditional branch in execute unaligned</td>
<td>16-9</td>
</tr>
<tr>
<td>16-9</td>
<td>Example of an opcode sequence</td>
<td>16-11</td>
</tr>
</tbody>
</table>
Preface

This preface introduces the Cortex-M3 Technical Reference Manual (TRM). It contains the following sections:

- *About this manual* on page xviii
- *Feedback* on page xxiii.
About this manual

This is the TRM for the Cortex-M3 processor.

Product revision status

The mpn identifier indicates the revision status of the product described in this manual, where:

rn Identifies the major revision of the product.

pn Identifies the minor revision or modification status of the product.

Intended audience

This manual is written to help system designers, system integrators, and verification engineers who are implementing a System-on-Chip (SoC) device based on the Cortex-M3 processor.

Using this manual

This manual is organized into the following chapters:

Chapter 1 Introduction

Read this chapter to learn about the components of the processor, and about the processor instruction set.

Chapter 2 Programmer’s Model

Read this chapter to learn about the processor register set, modes of operation, and other information for programming the processor.

Chapter 3 System Control

Read this chapter to learn about the registers and programmer’s model for system control.

Chapter 4 Memory Map

Read this chapter to learn about the processor memory map and bit-banding feature.

Chapter 5 Exceptions

Read this chapter to learn about the processor exception model.

Chapter 6 Clocking and Resets

Read this chapter to learn about the processor clocking and resets.
Chapter 7 Power Management
   Read this chapter to learn about the processor power management and power saving.

Chapter 8 Nested Vectored Interrupt Controller
   Read this chapter to learn about the processor interrupt processing and control.

Chapter 9 Memory Protection Unit
   Read this chapter to learn about the processor Memory Protection Unit (MPU).

Chapter 10 Core Debug
   Read this chapter to learn about debugging and testing the processor core.

Chapter 11 System Debug
   Read this chapter to learn about the processor system debug components.

Chapter 12 Debug Port
   Read this chapter to learn about the processor debug port, and the Serial Wire JTAG Debug Port (SWJ-DP) and Serial Wire Debug Port (SW-DP).

Chapter 13 Trace Port Interface Unit
   Read this chapter to learn about the processor Trace Port Interface Unit (TPIU).

Chapter 14 Bus Interface
   Read this chapter to learn about the processor bus interfaces.

Chapter 15 Embedded Trace Macrocell
   Read this chapter to learn about the processor Embedded Trace Macrocell (ETM).

Chapter 16 Embedded Trace Macrocell Interface
   Read this chapter to learn about the processor ETM interface.

Chapter 17 AHB Trace Macrocell Interface
   Read this chapter to learn about the processor Advanced High-performance Bus (AHB) trace macrocell interface.

Chapter 18 Instruction Timing
   Read this chapter to learn about the processor instruction timing and clock cycles.
Chapter 19 AC Characteristics

Read this chapter to learn about the processor ac characteristics.

Appendix A Signal Descriptions

Read this appendix for a summary of processor signals.

Conventions

Conventions that this manual can use are described in:

- Typographical
- Timing diagrams on page xxi
- Signals on page xxi
- Numbering on page xxii.

Typographical

The typographical conventions are:

**italic**
Highlights important notes, introduces special terminology, denotes internal cross-references, and citations.

**bold**
Highlights interface elements, such as menu names. Denotes signal names. Also used for terms in descriptive lists, where appropriate.

**monospace**
Denotes text that you can enter at the keyboard, such as commands, file and program names, and source code.

**monospace**
Denotes a permitted abbreviation for a command or option. You can enter the underlined text instead of the full command or option name.

**monospace italic**
Denotes arguments to monospace text where the argument is to be replaced by a specific value.

**monospace bold**
Denotes language keywords when used outside example code.

**< and >**
Angle brackets enclose replaceable terms for assembler syntax where they appear in code or code fragments. They appear in normal font in running text. For example:

- MRC p15, 0 <Rd>, <Crn>, <Crn>, <Opcode_2>
- The Opcode_2 value selects which register is accessed.
Timing diagrams

The figure named *Key to timing diagram conventions* explains the components used in timing diagrams. Variations, when they occur, have clear labels. You must not assume any timing information that is not explicit in the diagrams.

Shaded bus and signal areas are undefined, so the bus or signal can assume any value within the shaded area at that time. The actual level is unimportant and does not affect normal operation.

---

**Key to timing diagram conventions**

### Signals

The signal conventions are:

- **Signal level**: The level of an asserted signal depends on whether the signal is active-HIGH or active-LOW. Asserted means HIGH for active-HIGH signals and LOW for active-LOW signals.

- **Lower-case n**: Denotes an active-LOW signal.

- **Prefix H**: Denotes *Advanced High-performance Bus* (AHB) signals.

- **Prefix P**: Denotes *Advanced Peripheral Bus* (APB) signals.
Numbering

The numbering convention is:

<size in bits>'<base><number>

This is a Verilog method of abbreviating constant numbers. For example:

- 'h7B4 is an unsized hexadecimal value.
- 'o7654 is an unsized octal value.
- 8'd9 is an eight-bit wide decimal value of 9.
- 8'h3F is an eight-bit wide hexadecimal value of 0x3F. This is equivalent to b00111111.
- 8'b1111 is an eight-bit wide binary value of b00001111.

Further reading

This section lists publications by ARM Limited and by third parties.

ARM Limited periodically provides updates and corrections to its documentation. See http://www.arm.com for current errata sheets, addenda, and the ARM Limited Frequently Asked Questions list.

ARM publications

This manual contains information that is specific to the Cortex-M3 processor. See the following documents for other relevant information:

- ARM Architecture Reference Manual (ARM DDI 0100)
- ARMv7-M Architecture Reference Manual (ARM DDI 0403)
- ARM AMBA® 3 AHB-Lite Protocol (v1.0) (ARM IHI 0033)
- ARM CoreSight™ Components Technical Reference Manual (ARM DDI 0314)
- ARM Debug Interface v5, Architecture Specification (ARM IHI 0031)

Other publications

This section lists relevant documents published by third parties:

Feedback

ARM Limited welcomes feedback both on the Cortex-M3 processor, and on the documentation.

Feedback on the Cortex-M3 processor

If you have any comments or suggestions about this product, contact your supplier giving:

- the product name
- a concise explanation of your comments.

Feedback on this manual

If you have any comments on this manual, send email to errata@arm.com giving:

- the title
- the number
- the page number(s) to which your comments refer
- a concise explanation of your comments.

ARM Limited also welcomes general suggestions for additions and improvements.
Chapter 1
Introduction

This chapter introduces the processor and instruction set. It contains the following sections:

- About the processor on page 1-2
- Components, hierarchy, and implementation on page 1-4
- Configurable options on page 1-12
- Execution pipeline stages on page 1-13
- Prefetch Unit on page 1-15
- Branch target forwarding on page 1-16
- Store buffers on page 1-19
- Instruction set summary on page 1-20
- Product revisions on page 1-31.
1.1 About the processor

The processor is a low-power processor that features low gate count, low interrupt latency, and low-cost debug. It is intended for deeply embedded applications that require fast interrupt response features. The processor implements the ARM architecture v7-M.

The processor incorporates:

- Processor core. A low gate count core, with low latency interrupt processing that features:
  - ARMv7-M. A Thumb®-2 Instruction Set Architecture (ISA) subset, consisting of all base Thumb-2 instructions, 16-bit and 32-bit, and excluding blocks for media, Single Instruction Multiple Data (SIMD), enhanced Digital Signal Processor (DSP) instructions (E variants), and ARM system access.
  - Banked Stack Pointer (SP) only.
  - Hardware divide instructions, SDIV and UDIV (Thumb-2 instructions).
  - Handler and Thread modes.
  - Thumb and Debug states.
  - Interruptible-continued LDM/STM, PUSH/POP for low interrupt latency.
  - Automatic processor state saving and restoration for low latency Interrupt Service Routine (ISR) entry and exit.
  - ARM architecture v6 style BE8/LE support.
  - ARMv6 unaligned accesses.

- Nested Vectored Interrupt Controller (NVIC) closely integrated with the processor core to achieve low latency interrupt processing. Features include:
  - External interrupts of 1 to 240 configurable size.
  - Bits of priority of 3 to 8 configurable size.
  - Dynamic reprioritization of interrupts.
  - Priority grouping. This enables selection of pre-empting interrupt levels and non pre-empting interrupt levels.
  - Support for tail-chaining and late arrival of interrupts. This enables back-to-back interrupt processing without the overhead of state saving and restoration between interrupts.
  - Processor state automatically saved on interrupt entry, and restored on interrupt exit, with no instruction overhead.
• **Memory Protection Unit (MPU).** An optional MPU for memory protection:
  — Eight memory regions.
  — *Sub Region Disable* (SRD), enabling efficient use of memory regions.
  — You can enable a background region that implements the default memory map attributes.

• Bus interfaces:
  — *Advanced High-performance Bus-Lite* (AHB-Lite) ICode, DCode and System bus interfaces.
  — *Advanced Peripheral Bus* (APB) and *Private Peripheral Bus* (PPB) Interface.
  — Bit band support that includes atomic bit band write and read operations.
  — Memory access alignment.
  — Write buffer for buffering of write data.

• Low-cost debug solution that features:
  — Debug access to all memory and registers in the system, including Cortex-M3 register bank when the core is running, halted, or held in reset.
  — *Serial Wire Debug Port* (SW-DP) or *Serial Wire JTAG Debug Port* (SWJ-DP) debug access, or both.
  — *Flash Patch and Breakpoint* (FPB) unit for implementing breakpoints and code patches.
  — *Data Watchpoint and Trace* (DWT) unit for implementing watchpoints, data tracing, and system profiling.
  — *Instrumentation Trace Macrocell* (ITM) for support of printf style debugging.
  — *Trace Port Interface Unit* (TPIU) for bridging to a *Trace Port Analyzer* (TPA).
  — Optional *Embedded Trace Macrocell* (ETM) for instruction trace.
1.2 Components, hierarchy, and implementation

This section describes the components, hierarchy, and implementation of the processor. The main blocks are:

- Processor core on page 1-7
- NVIC on page 1-8
- Bus Matrix on page 1-8
- FPB on page 1-9
- DWT on page 1-9
- ITM on page 1-10
- MPU on page 1-10
- ETM on page 1-10
- TPIU on page 1-10.

Figure 1-1 on page 1-5 shows the structure of the processor.
1.2.1 Cortex-M3 hierarchy and implementation options

Figure 1-1 shows that the processor components exist in two levels of hierarchy. This represents the RTL hierarchy of the design. Four components, ETM, TPIU, SW/SWJ-DP, and ROM table, exist outside the Cortex-M3 level because these components are either optional, or there is flexibility in their implementation and use. Your implementation might differ from that shown in Figure 1-1. The possible implementation options are shown in:

- TPIU on page 1-6
• **SW/SWJ-DP**

• **ROM table.**

**TPIU**

The implementation options for the TPIU are:

• If the ETM is present in your system, both of the input ports to the TPIU are present. Otherwise, only one port is used, saving the gate cost of one input FIFO.

• Single or multiple TPIUs can trace a multi-core implementation.

• You can replace the ARM TPIU block with a partner-specific CoreSight™ compliant TPIU.

• In a production device, the TPIU might have been removed.

  ——— Note ————

  There is no Cortex-M3 trace capability if the TPIU is removed.

**SW/SWJ-DP**

The implementation options for the SW/SWJ-DP are:

• Your implementation might contain either SW-DP or SWJ-DP.

• You can replace the ARM SW-DP with a partner-specific CoreSight compliant SW-DP.

• You can replace the ARM SWJ-DP with a partner-specific CoreSight compliant SWJ-DP.

• You can include a partner-specific test interface in parallel with SW-DP or SWJ-DP.

**ROM table**

The ROM table is modified from that described in *ROM memory table* on page 4-7 if:

• Additional debug components have been added into the system.
1.2.2 Processor core

The processor core implements the ARMv7-M architecture. It has the following main features:

- Thumb-2 (ISA) subset consisting of all base Thumb-2 instructions, 16-bit and 32-bit.
- Harvard processor architecture enabling simultaneous instruction fetch with data load/store.
- Three-stage pipeline.
- Single cycle 32-bit multiply.
- Hardware divide.
- Thumb and Debug states.
- Handler and Thread modes.
- Low latency ISR entry and exit.
  - Processor state saving and restoration, with no instruction fetch overhead. Exception vector is fetched from memory in parallel with the state saving, enabling faster ISR entry.
  - Support for late arriving interrupts.
  - Tightly coupled interface to interrupt controller enabling efficient processing of late-arriving interrupts.
  - Tail-chaining of interrupts, enabling back-to-back interrupt processing without the overhead of state saving and restoration between interrupts.
- Interruptible-continued LDM/STM, PUSH/POP.
- ARMv6 style BE8/LE support.
- ARMv6 unaligned.

Registers

The processor contains:

- 13 general purpose 32-bit registers
- Link Register (LR)
- Program Counter (PC)
- Program Status Register, xPSR
- two banked SP registers.
Memory interface

The processor has a Harvard interface to enable simultaneous instruction fetches with data load/stores. Memory accesses are controlled by:

- A separate *Load Store Unit* (LSU) that decouples load and store operations from the *Arithmetic and Logic Unit* (ALU).
- A 3-word entry *Prefetch Unit* (PFU). One word is fetched at a time. This can be two Thumb instructions, one word-aligned Thumb-2 instruction, or the upper/lower halfword of a halfword-aligned Thumb-2 instruction with one Thumb instruction, or the lower/upper halfword of another halfword-aligned Thumb-2 instruction. All fetch addresses from the core are word aligned. If a Thumb-2 instruction is halfword aligned, two fetches are necessary to fetch the Thumb-2 instruction. However, the 3-entry prefetch buffer ensures that a stall cycle is only necessary for the first halfword Thumb-2 instruction fetched.

1.2.3 NVIC

The NVIC is tightly coupled to the processor core. This facilitates low latency exception processing. The main features include:

- a configurable number of external interrupts, from 1 to 240
- a configurable number of bits of priority, from three to eight bits
- level and pulse interrupt support
- dynamic reprioritization of interrupts
- priority grouping
- support for tail-chaining of interrupts
- processor state automatically saved on interrupt entry, and restored on interrupt exit, with no instruction overhead.

Chapter 8 *Nested Vectored Interrupt Controller* describes the NVIC in detail.

1.2.4 Bus Matrix

The bus matrix connects the processor and debug interface to the external buses. The bus matrix interfaces to the following external buses:

- ICode bus. This is for instruction and vector fetches from code space. This is a 32-bit AHB-Lite bus.
- DCode bus. This is for data load/stores and debug accesses to code space. This is a 32-bit AHB-Lite bus.
• System bus. This is for instruction and vector fetches, data load/stores and debug accesses to system space. This is a 32-bit AHB-Lite bus.

• PPB. This is for data load/stores and debug accesses to PPB space. This is a 32-bit APB (v2.0) bus.

The bus matrix also controls the following:

• Unaligned accesses. The bus matrix converts unaligned processor accesses into aligned accesses.

• Bit-bandaging. The bus matrix converts bit-band alias accesses into bit-band region accesses. It performs:
  — bit field extract for bit-band loads
  — atomic read-modify-write for bit-band stores.

• Write buffering. The bus matrix contains a one-entry write buffer to decouple bus stalls from the processor core.

Chapter 14 *Bus Interface* describes the bus interfaces.

### 1.2.5 FPB

The FPB unit implements hardware breakpoints and patches accesses from code space to system space. The FPB has eight comparators as follows:

• You can individually configure six instruction comparators to either remap instruction fetches from code space to system space, or perform a hardware breakpoint.

• Two literal comparators that can remap literal accesses from code space to system space.

Chapter 11 *System Debug* describes the FPB.

### 1.2.6 DWT

The DWT unit incorporates the following debug functionality:

• Four comparators that you can configure either as a hardware watchpoint, an ETM trigger, a PC sampler event trigger, or a data address sampler event trigger.

• Several counters or a data match event trigger for performance profiling.

• Configurable to emit PC samples at defined intervals, and to emit interrupt event information.
Chapter 11 *System Debug* describes the DWT.

### 1.2.7 ITM

The ITM is an application driven trace source that supports application event trace and printf style debugging.

The ITM provides the following sources of trace information:

- Software trace. Software can write directly to ITM stimulus registers. This causes packets to be emitted.
- Hardware trace. These packets are generated by the DWT, and emitted by the ITM.
- Time stamping. Timestamps are emitted relative to packets.

Chapter 11 *System Debug* describes the ITM.

### 1.2.8 MPU

An optional MPU is available for the processor to provide memory protection. The MPU checks access permissions and memory attributes. It contains eight regions, and an optional background region that implements the default memory map attributes.

Chapter 9 *Memory Protection Unit* describes the MPU.

### 1.2.9 ETM

The ETM is a low-cost trace macrocell that supports instruction trace only.

Chapter 15 *Embedded Trace Macrocell* describes the ETM.

### 1.2.10 TPIU

The TPIU acts as a bridge between the Cortex-M3 trace data from the ITM, an ETM if present, and an off-chip Trace Port Analyzer. You can configure the TPIU to support either serial pin trace for low-cost debug, or multi-pin trace for higher bandwidth trace. The TPIU is CoreSight compatible.

Chapter 13 *Trace Port Interface Unit* describes the TPIU.
1.2.11 SW/SWJ-DP

You can configure the processor to have SW-DP or SWJ-DP debug port interfaces. The debug port provides debug access to all registers and memory in the system, including the processor registers.

Chapter 12 *Debug Port* describes the SW/SWJ-DP.
1.3 Configurable options

This section shows the configuration options for the processor. Contact your implementor to confirm the configuration of your implementation.

1.3.1 Interrupts

You can configure the number of external interrupts at implementation from 1 to 240. You can configure the number of bits of interrupt priority at implementation from three to eight bits.

1.3.2 MPU

You can configure the implementation to include an MPU.

Chapter 9 Memory Protection Unit describes the MPU.

1.3.3 DWT

You can configure the DWT implementation to include data matching or not.

DWT on page 11-13 describes the DWT.

1.3.4 ETM

You can configure the system at implementation to include an ETM.

Chapter 15 Embedded Trace Macrocell describes the ETM.

1.3.5 AHB Trace Macrocell interface

You can configure the Cortex-M3 system at implementation to include an AHB Trace Macrocell (HTM) interface. If you do not enable this option at the time of implementation, the HTM interface does not function because the required logic is not included.
1.4 Execution pipeline stages

The following stages make up the pipeline:

- the Fetch stage
- the Decode stage
- the Execute stage.

Figure 1-2 shows the pipeline stages of the processor, and the pipeline operations that take place at each stage.
The names of the pipeline stages and their functions are:

Fe  Instruction fetch where data is returned from the instruction memory.

De  Instruction decode, generation of LSU address using forwarded register ports, and immediate offset or LR register branch forwarding.

Ex  Instruction execute, single pipeline with multi-cycle stalls, LSU address/data pipelining to AHB interface, multiply/divide, and ALU with branch result.

The pipeline structure provides a pipelined 2-cycle memory access with no ALU usage penalty, address generation forwarding for pointer indirection.
1.5 Prefetch Unit

The purpose of the Prefetch Unit (PFU) is to:

- Fetch instructions in advance and forward PC relative branch instructions. Fetches are speculative in the case of conditional branches.
- Detect Thumb-2 instructions and present these as a single instruction word.
- Perform vector loads.

The PFU fetches instructions from the memory system that can supply one word each cycle. The PFU buffers up to three word fetches in its FIFO, which means that it can buffer up to three Thumb-2 instructions or six Thumb instructions.

The majority of branches that are generated as the ALU addition of PC plus immediate are generated no later than the decode phase of the branch opcode. In the case of conditionally executed branches, the address is speculatively presented (consuming a fetch slot on the bus), and the forwarded result determines if the branch path flushes the fetch queue or is preserved.

Short subroutine returns are optimized to take advantage of the forwarding behavior in the case of BX LR.
1.6 Branch target forwarding

The processor forwards certain branch types, by which the memory transaction of the branch is presented at least a cycle earlier than when the opcode reaches execute. Branch forwarding increases the performance of the core, because branches are a significant part of embedded controller applications. Branches affected are PC relative with immediate offset, or use LR as the target register. For conditional branches, by opcode definition or within IT block, that are forwarded, the address must be presented speculatively as the condition evaluation in an internal critical path.

Branch forwarding loses a fetch opportunity if speculated on a conditional opcode, but is mitigated by a three-entry fetch queue and a mix of 16/32-bit opcodes and single cycle ALU. The additional penalty is a cycle of pipeline stalling. The worst case is three 32-bit load/store single opcodes, the instructions word-unaligned, with no data waitstates. The BRCHSTAT interface provides information on forwarded branches to conditional execution, the direction if conditional, and a trailing registered evaluation of success of the preceding conditional opcode. For more information on BRCHSTAT see Branch status interface on page 16-6.

The performance of the core with ICODE registered with prefetch is effectively the same as the core without the branch forwarding interface, around 10% slower. Branch forwarding can be thought of as the internal address generation logic pre-registration to the address interface, increasing flexibility to the memory controller if you have the timing budget to make use of the information a cycle sooner. For example lower MHz power sensitive targets, in 0.13u down to 65nm. Otherwise, you have the flexibility of having access to this early address in your memory controller for lookups before registration to the system.

Branch speculation is more costly against a wait-stated memory because of mispredictions. To avoid this overhead, a rule in the controller that conditional branches are not speculated but instead registered gives subroutine calls and returns the benefits of branch forwarding without the mispredictions penalty. A refinement is to only predict backward conditional branches to accelerate loops. Alternatively, with ARM compilers favouring loops with unconditional branch backwards at the bottom and then conditional branch forward tests on the loop limit, the core fetch queue being ahead at the start of the loop yields good behavior.

The BRCHSTAT also includes other information about the next opcode to reach execute. Unlike the forwarded branches where BRCHSTAT is incident with the transaction, BRCHSTAT with respect to execute opcodes is a hint unrelated to any transaction and can be asserted for multiple cycles. The controller can use this information to suppress additional prefetching because it knows a branch is taken shortly. This helps to avoid any trailing waitstates of the controller prefetch from impacting the branch target when it is generated in execute.
The following scenarios show how you can use branch forwarding and the **BRCHSTAT** control to get the best performance from your memory system. The scenarios focus on the ideal Harvard setup, where instructions execute from ICODE, literals execute from DCODE (unified to ICODE), and stack/heap/application data executes from SYSTEM.

- **Zero waitstate**
- **Zero waitstate, registered fetch interface (ICODE)**
- **One wait state flash**
- **One wait state flash, registered fetch interface (ICODE)**
- **Two wait states flash** on page 1-18.

### 1.6.1 Zero waitstate

Branch prediction provides approximately 10% gain over not having the feature, and except for extreme cases, the processor has all the benefits of 100% branch prediction but with no penalty from branch speculation.

### 1.6.2 Zero waitstate, registered fetch interface (ICODE)

Branch forwarding results in more aggressive timing on the ICODE interface. If this bus is a critical path in the system, the ICODE interface might be registered. To avoid an approximate 25% penalty of adding a wait state, you can add a circuit that acts as a single-entry prefetcher to avoid the push-pull problems of the registered interface.

### 1.6.3 One wait state flash

Adding wait states to the flash impacts performance of any core. You can use a cache to lessen this penalty, but this has a dramatic effect on determinism and silicon area. A line prefetcher with two line entries can provide comparable performance to a cache using many less gates. 128-bits is a common prefetch width for ARM7 targets because of the 32-bit instruction set. The processor has the benefit of Thumb-2, a mixed 16/32-bit instruction set. This means that a 64-bit prefetch width provides comparable benefits to a 128-bit interface.

### 1.6.4 One wait state flash, registered fetch interface (ICODE)

If the ICODE interface must be registered, you can reduce the cost of mispredictions to just the slave side of the prefetch controller. The core still loses the opportunity of the fetch queue request on the ICODE interface, as in the zero wait state case. However, the trailing registered **BRCHSTAT[3]** status of the conditional execution can mask the external mispredict on the output of the controller's registered system interface, appearing as an idle cycle.
1.6.5 Two wait states flash

This is the same as one waitstate cases, but with more penalties for branches. The extent to which the compiler tools reduce the overhead of branches, conditioning loops towards the strengths of the hardware, the less the effects of the mismatch between core and memory system speeds. A 128-bit interface is better at this point.
1.7 Store buffers

The processor contains two store buffers:

- Cortex-M3 core LSU store buffer for immediate offset opcode.
- Bus-matrix store buffer for wait states and unaligned transactions.

The core store buffer optimizes the case of `STR rx, [ry,#imm]` which is common in compiled code. This means that the next opcode can overlap the store's data phase, reducing the opcode to a single cycle from the perspective of the pipeline.

The bus-matrix interconnect within the processor manages the unaligned behavior of the core and bit-banding. The bus-matrix store buffer is useful for resolving system wait-states and unaligned accesses that are split over multiple transactions.

Only transactions marked as bufferable use the store buffers. Stacking operations are inherently non-bufferable and therefore also do not use either of the buffers.
1.8 Instruction set summary

This section provides:
- a summary of the processor 16-bit instructions
- a summary of the processor 32-bit instructions.

Table 1-1 lists the 16-bit Cortex-M3 instructions.

<table>
<thead>
<tr>
<th>Operation</th>
<th>Assembler</th>
</tr>
</thead>
<tbody>
<tr>
<td>Add register value and C flag to register value</td>
<td>ADC &lt;Rd&gt;, &lt;Rm&gt;</td>
</tr>
<tr>
<td>Add immediate 3-bit value to register</td>
<td>ADD &lt;Rd&gt;, &lt;Rn&gt;, #&lt;immed_3&gt;</td>
</tr>
<tr>
<td>Add immediate 8-bit value to register</td>
<td>ADD &lt;Rd&gt;, #&lt;immed_8&gt;</td>
</tr>
<tr>
<td>Add low register value to low register value</td>
<td>ADD &lt;Rd&gt;, &lt;Rn&gt;, &lt;Rm&gt;</td>
</tr>
<tr>
<td>Add high register value to low or high register value</td>
<td>ADD &lt;Rd&gt;, &lt;Rm&gt;</td>
</tr>
<tr>
<td>Add 4* (immediate 8-bit value) with PC to register</td>
<td>ADD &lt;Rd&gt;, PC, #&lt;immed_8&gt; * 4</td>
</tr>
<tr>
<td>Add 4* (immediate 8-bit value) with SP to register</td>
<td>ADD &lt;Rd&gt;, SP, #&lt;immed_8&gt; * 4</td>
</tr>
<tr>
<td>Add 4* (immediate 7-bit value) to SP</td>
<td>ADD SP, #&lt;immed_7&gt; * 4</td>
</tr>
<tr>
<td>Bitwise AND register values</td>
<td>AND &lt;Rd&gt;, &lt;Rm&gt;</td>
</tr>
<tr>
<td>Arithmetic shift right by immediate number</td>
<td>ASR &lt;Rd&gt;, &lt;Rm&gt;, #&lt;immed_5&gt;</td>
</tr>
<tr>
<td>Arithmetic shift right by number in register</td>
<td>ASR &lt;Rd&gt;, &lt;Rs&gt;</td>
</tr>
<tr>
<td>Branch conditional</td>
<td>B&lt;cond&gt; &lt;target address&gt;</td>
</tr>
<tr>
<td>Branch unconditional</td>
<td>B &lt;target_address&gt;</td>
</tr>
<tr>
<td>Bit clear</td>
<td>BIC &lt;Rd&gt;, &lt;Rm&gt;</td>
</tr>
<tr>
<td>Software breakpoint</td>
<td>BKPT #&lt;immed_8&gt;</td>
</tr>
<tr>
<td>Branch with link</td>
<td>BL &lt;Rm&gt;</td>
</tr>
<tr>
<td>Branch with link and exchange</td>
<td>BLX &lt;Rm&gt;</td>
</tr>
<tr>
<td>Compare not zero and branch</td>
<td>CBNZ &lt;Rn&gt;,&lt;label&gt;</td>
</tr>
<tr>
<td>Compare zero and branch</td>
<td>CBZ &lt;Rn&gt;,&lt;label&gt;</td>
</tr>
<tr>
<td>Compare negation of register value with another</td>
<td>CMN &lt;Rn&gt;, &lt;Rm&gt;</td>
</tr>
<tr>
<td>Operation</td>
<td>Assembler</td>
</tr>
<tr>
<td>--------------------------------------------------------------------------</td>
<td>--------------------------</td>
</tr>
<tr>
<td>Compare immediate 8-bit value</td>
<td>CMP &lt;Rn&gt;, #&lt;immed_8&gt;</td>
</tr>
<tr>
<td>Compare registers</td>
<td>CMP &lt;Rn&gt;, &lt;Rm&gt;</td>
</tr>
<tr>
<td>Compare high register to low or high register</td>
<td>CMP &lt;Rn&gt;, &lt;Rm&gt;</td>
</tr>
<tr>
<td>Change processor state</td>
<td>CPS &lt;effect&gt;, &lt;iflags&gt;</td>
</tr>
<tr>
<td>Copy high or low register value to another high or low register</td>
<td>CPY &lt;Rd&gt; &lt;Rm&gt;</td>
</tr>
<tr>
<td>Bitwise exclusive OR register values</td>
<td>EOR &lt;Rd&gt;, &lt;Rm&gt;</td>
</tr>
<tr>
<td>Condition the following instruction, Condition the following two</td>
<td>IT &lt;cond&gt;</td>
</tr>
<tr>
<td>instructions, Condition the following three instructions, Condition the</td>
<td>IT&lt;x&gt; &lt;cond&gt;</td>
</tr>
<tr>
<td>following four instructions</td>
<td>IT&lt;x&gt;y &lt;cond&gt;</td>
</tr>
<tr>
<td></td>
<td>IT&lt;x&gt;y&lt;z&gt; &lt;cond&gt;</td>
</tr>
<tr>
<td>Multiple sequential memory word loads</td>
<td>LDMIA &lt;Rn&gt;!, &lt;registers&gt;</td>
</tr>
<tr>
<td>Load memory word from base register address + 5-bit immediate offset</td>
<td>LDR &lt;Rd&gt;, [&lt;Rn&gt;, #&lt;immed_5&gt; * 4]</td>
</tr>
<tr>
<td>Load memory word from base register address + register offset</td>
<td>LDR &lt;Rd&gt;, [&lt;Rn&gt;, &lt;Rm&gt;]</td>
</tr>
<tr>
<td>Load memory word from PC address + 8-bit immediate offset</td>
<td>LDR &lt;Rd&gt;, [PC, #&lt;immed_8&gt; * 4]</td>
</tr>
<tr>
<td>Load memory word from SP address + 8-bit immediate offset</td>
<td>LDR, &lt;Rd&gt;, [SP, #&lt;immed_8&gt; * 4]</td>
</tr>
<tr>
<td>Load memory byte [7:0] from register address + 5-bit immediate offset</td>
<td>LDRB &lt;Rd&gt;, [&lt;Rn&gt;, #&lt;immed_5&gt;]</td>
</tr>
<tr>
<td>Load memory byte [7:0] from register address + register offset</td>
<td>LDRB &lt;Rd&gt;, [&lt;Rn&gt;, &lt;Rm&gt;]</td>
</tr>
<tr>
<td>Load memory halfword [15:0] from register address + 5-bit immediate offset</td>
<td>LDRH &lt;Rd&gt;, [&lt;Rn&gt;, #&lt;immed_5&gt; * 2]</td>
</tr>
<tr>
<td>Load halfword [15:0] from register address + register offset</td>
<td>LDRH &lt;Rd&gt;, [&lt;Rn&gt;, &lt;Rm&gt;]</td>
</tr>
<tr>
<td>Load signed byte [7:0] from register address + register offset</td>
<td>LDRSB &lt;Rd&gt;, [&lt;Rn&gt;, &lt;Rm&gt;]</td>
</tr>
<tr>
<td>Load signed halfword [15:0] from register address + register offset</td>
<td>LDRSH &lt;Rd&gt;, [&lt;Rn&gt;, &lt;Rm&gt;]</td>
</tr>
<tr>
<td>Logical shift left by immediate number</td>
<td>LSL &lt;Rd&gt;, &lt;Rm&gt;, #&lt;immed_5&gt;</td>
</tr>
<tr>
<td>Logical shift left by number in register</td>
<td>LSL &lt;Rd&gt;, &lt;Rs&gt;</td>
</tr>
<tr>
<td>Logical shift right by immediate number</td>
<td>LSR &lt;Rd&gt;, &lt;Rm&gt;, #&lt;immed_5&gt;</td>
</tr>
<tr>
<td>Logical shift right by number in register</td>
<td>LSR &lt;Rd&gt;, &lt;Rs&gt;</td>
</tr>
<tr>
<td>Move immediate 8-bit value to register</td>
<td>MOV &lt;Rd&gt;, #&lt;immed_8&gt;</td>
</tr>
</tbody>
</table>
### Table 1-1 16-bit Cortex-M3 instruction summary (continued)

<table>
<thead>
<tr>
<th>Operation</th>
<th>Assembler</th>
</tr>
</thead>
<tbody>
<tr>
<td>Move low register value to low register</td>
<td>MOV &lt;Rd&gt;, &lt;Rn&gt;</td>
</tr>
<tr>
<td>Move high or low register value to high or low register</td>
<td>MOV &lt;Rd&gt;, &lt;Rm&gt;</td>
</tr>
<tr>
<td>Multiply register values</td>
<td>MUL &lt;Rd&gt;, &lt;Rm&gt;</td>
</tr>
<tr>
<td>Move complement of register value to register</td>
<td>MVN &lt;Rd&gt;, &lt;Rm&gt;</td>
</tr>
<tr>
<td>Negate register value and store in register</td>
<td>NEG &lt;Rd&gt;, &lt;Rm&gt;</td>
</tr>
<tr>
<td>No operation</td>
<td>NOP &lt;&lt;c&gt;</td>
</tr>
<tr>
<td>Bitwise logical OR register values</td>
<td>ORR &lt;Rd&gt;, &lt;Rm&gt;</td>
</tr>
<tr>
<td>Pop registers from stack</td>
<td>POP &lt;registers&gt;</td>
</tr>
<tr>
<td>Pop registers and PC from stack</td>
<td>POP &lt;registers, PC&gt;</td>
</tr>
<tr>
<td>Push registers onto stack</td>
<td>PUSH &lt;registers&gt;</td>
</tr>
<tr>
<td>Push LR and registers onto stack</td>
<td>PUSH &lt;registers, LR&gt;</td>
</tr>
<tr>
<td>Reverse bytes in word and copy to register</td>
<td>REV &lt;Rd&gt;, &lt;Rn&gt;</td>
</tr>
<tr>
<td>Reverse bytes in two halfwords and copy to register</td>
<td>REV16 &lt;Rd&gt;, &lt;Rn&gt;</td>
</tr>
<tr>
<td>Reverse bytes in low halfword [15:0], sign-extend, and copy to register</td>
<td>REVSH &lt;Rd&gt;, &lt;Rn&gt;</td>
</tr>
<tr>
<td>Rotate right by amount in register</td>
<td>ROR &lt;Rd&gt;, &lt;Rs&gt;</td>
</tr>
<tr>
<td>Subtract register value and C flag from register value</td>
<td>SBC &lt;Rd&gt;, &lt;Rm&gt;</td>
</tr>
<tr>
<td>Send event</td>
<td>SEV &lt;&lt;c&gt;</td>
</tr>
<tr>
<td>Store multiple register words to sequential memory locations</td>
<td>STMIA &lt;Rm&gt;!, &lt;registers&gt;</td>
</tr>
<tr>
<td>Store register word to register address + 5-bit immediate offset</td>
<td>STR &lt;Rd&gt;, [&lt;Rn&gt;, #&lt;immed_5&gt; * 4]</td>
</tr>
<tr>
<td>Store register word to register address</td>
<td>STR &lt;Rd&gt;, [&lt;Rn&gt;, &lt;Rm&gt;]</td>
</tr>
<tr>
<td>Store register word to SP address + 8-bit immediate offset</td>
<td>STR &lt;Rd&gt;, [SP, #&lt;immed_8&gt; * 4]</td>
</tr>
<tr>
<td>Store register byte [7:0] to register address + 5-bit immediate offset</td>
<td>STRB &lt;Rd&gt;, [&lt;Rn&gt;, #&lt;immed_5&gt;]</td>
</tr>
<tr>
<td>Store register byte [7:0] to register address</td>
<td>STRB &lt;Rd&gt;, [&lt;Rn&gt;, &lt;Rm&gt;]</td>
</tr>
<tr>
<td>Store register halfword [15:0] to register address + 5-bit immediate offset</td>
<td>STRH &lt;Rd&gt;, [&lt;Rn&gt;, #&lt;immed_5&gt; * 2]</td>
</tr>
<tr>
<td>Store register halfword [15:0] to register address + register offset</td>
<td>STRH &lt;Rd&gt;, [&lt;Rn&gt;, &lt;Rm&gt;]</td>
</tr>
</tbody>
</table>
### Table 1-1 16-bit Cortex-M3 instruction summary (continued)

<table>
<thead>
<tr>
<th>Operation</th>
<th>Assembler</th>
</tr>
</thead>
<tbody>
<tr>
<td>Subtract immediate 3-bit value from register</td>
<td>SUB &lt;Rd&gt;, &lt;Rn&gt;, #&lt;immed_3&gt;</td>
</tr>
<tr>
<td>Subtract immediate 8-bit value from register</td>
<td>SUB &lt;Rd&gt;, #&lt;immed_8&gt;</td>
</tr>
<tr>
<td>Subtract register values</td>
<td>SUB &lt;Rd&gt;, &lt;Rn&gt;, &lt;Rm&gt;</td>
</tr>
<tr>
<td>Subtract 4 (immediate 7-bit value) from SP</td>
<td>SUB SP, #&lt;immed_7&gt; * 4</td>
</tr>
<tr>
<td>Operating system service call with 8-bit immediate call code</td>
<td>SVC &lt;immed_8&gt;</td>
</tr>
<tr>
<td>Extract byte [7:0] from register, move to register, and sign-extend to 32 bits</td>
<td>SXTB &lt;Rd&gt;, &lt;Rm&gt;</td>
</tr>
<tr>
<td>Extract halfword [15:0] from register, move to register, and sign-extend to 32 bits</td>
<td>SXTH &lt;Rd&gt;, &lt;Rm&gt;</td>
</tr>
<tr>
<td>Test register value for set bits by ANDing it with another register value</td>
<td>TST &lt;Rn&gt;, &lt;Rm&gt;</td>
</tr>
<tr>
<td>Extract byte [7:0] from register, move to register, and zero-extend to 32 bits</td>
<td>UXTB &lt;Rd&gt;, &lt;Rm&gt;</td>
</tr>
<tr>
<td>Extract halfword [15:0] from register, move to register, and zero-extend to 32 bits</td>
<td>UXTH &lt;Rd&gt;, &lt;Rm&gt;</td>
</tr>
<tr>
<td>Wait for event</td>
<td>WFE &lt;c&gt;</td>
</tr>
<tr>
<td>Wait for interrupt</td>
<td>WFI &lt;c&gt;</td>
</tr>
</tbody>
</table>

Table 1-2 lists the 32-bit Cortex-M3 instructions.

### Table 1-2 32-bit Cortex-M3 instruction summary

<table>
<thead>
<tr>
<th>Operation</th>
<th>Assembler</th>
</tr>
</thead>
<tbody>
<tr>
<td>Add register value, immediate 12-bit value, and C bit</td>
<td>ADC{S}.W &lt;Rd&gt;, &lt;Rn&gt;, #&lt;modify_constant(immed_12)&gt;</td>
</tr>
<tr>
<td>Add register value, shifted register value, and C bit</td>
<td>ADC{S}.W &lt;Rd&gt;, &lt;Rn&gt;, &lt;Rm&gt;{, &lt;shift&gt;}</td>
</tr>
<tr>
<td>Add register value and immediate 12-bit value</td>
<td>ADD{S}.W &lt;Rd&gt;, &lt;Rn&gt;, #&lt;modify_constant(immed_12)&gt;</td>
</tr>
<tr>
<td>Add register value and shifted register value</td>
<td>ADD{S}.W &lt;Rd&gt;, &lt;Rn&gt;, {&lt;shift&gt;}</td>
</tr>
<tr>
<td>Add register value and immediate 12-bit value</td>
<td>ADDW.W &lt;Rd&gt;, &lt;Rn&gt;, #&lt;immed_12&gt;</td>
</tr>
<tr>
<td>Bitwise AND register value with immediate 12-bit value</td>
<td>AND{S}.W &lt;Rd&gt;, &lt;Rn&gt;, #&lt;modify_constant(immed_12)&gt;</td>
</tr>
<tr>
<td>Bitwise AND register value with shifted register value</td>
<td>AND{S}.W &lt;Rd&gt;, &lt;Rn&gt;, {&lt;shift&gt;}</td>
</tr>
<tr>
<td>Arithmetic shift right by number in register</td>
<td>ASR{S}.W &lt;Rd&gt;, &lt;Rn&gt;, &lt;Rm&gt;</td>
</tr>
<tr>
<td>Conditional branch</td>
<td>B{cond}.W &lt;label&gt;</td>
</tr>
<tr>
<td>Operation</td>
<td>Assembler</td>
</tr>
<tr>
<td>--------------------------------------------------------------------------</td>
<td>---------------------------------------------------------------------------</td>
</tr>
<tr>
<td>Clear bit field</td>
<td>BFC.W &lt;Rd&gt;, #&lt;lsb&gt;, #&lt;width&gt;</td>
</tr>
<tr>
<td>Insert bit field from one register value into another</td>
<td>BFI.W &lt;Rd&gt;, &lt;Rn&gt;, #&lt;lsb&gt;, #&lt;width&gt;</td>
</tr>
<tr>
<td>Bitwise AND register value with complement of immediate 12-bit value</td>
<td>BIC{$S}.W &lt;Rd&gt;, &lt;Rn&gt;, #&lt;modify_constant(immed_12)&gt;</td>
</tr>
<tr>
<td>Bitwise AND register value with complement of shifted register value</td>
<td>BIC{$S}.W &lt;Rd&gt;, &lt;Rn&gt;, &lt;Rm&gt;{, &lt;shift&gt;}</td>
</tr>
<tr>
<td>Branch with link</td>
<td>BL &lt;label&gt;</td>
</tr>
<tr>
<td>Branch with link (immediate)</td>
<td>BL{&lt;c&gt;} &lt;label&gt;</td>
</tr>
<tr>
<td>Unconditional branch</td>
<td>B.W &lt;label&gt;</td>
</tr>
<tr>
<td>Clear exclusive clears the local record of the executing processor that an address has had a request for an exclusive access.</td>
<td>CLREX &lt;&lt;c&gt;</td>
</tr>
<tr>
<td>Return number of leading zeros in register value</td>
<td>CLZ.W &lt;Rd&gt;, &lt;Rn&gt;</td>
</tr>
<tr>
<td>Compare register value with two’s complement of immediate 12-bit value</td>
<td>CMN.W &lt;Rn&gt;, #&lt;modify_constant(immed_12)&gt;</td>
</tr>
<tr>
<td>Compare register value with two’s complement of shifted register value</td>
<td>CMN.W &lt;Rn&gt;, &lt;Rm&gt;{, &lt;shift&gt;}</td>
</tr>
<tr>
<td>Compare register value with immediate 12-bit value</td>
<td>CMP.W &lt;Rn&gt;, #&lt;modify_constant(immed_12)&gt;</td>
</tr>
<tr>
<td>Compare register value with shifted register value</td>
<td>CMP.W &lt;Rn&gt;, &lt;Rm&gt;{, &lt;shift&gt;}</td>
</tr>
<tr>
<td>Data memory barrier</td>
<td>DMB &lt;&lt;c&gt;</td>
</tr>
<tr>
<td>Data synchronization barrier</td>
<td>DSB &lt;&lt;c&gt;</td>
</tr>
<tr>
<td>Exclusive OR register value with immediate 12-bit value</td>
<td>EOR{$S}.W &lt;Rd&gt;, &lt;Rn&gt;, #&lt;modify_constant(immed_12)&gt;</td>
</tr>
<tr>
<td>Exclusive OR register value with shifted register value</td>
<td>EOR{$S}.W &lt;Rd&gt;, &lt;Rn&gt;, &lt;Rm&gt;{, &lt;shift&gt;}</td>
</tr>
<tr>
<td>Instruction synchronization barrier</td>
<td>ISB &lt;&lt;c&gt;</td>
</tr>
<tr>
<td>Load multiple memory registers, increment after or decrement before</td>
<td>LDM[IA</td>
</tr>
<tr>
<td>Memory word from base register address + immediate 12-bit offset</td>
<td>LDR.W &lt;Rxf&gt;, [&lt;Rn&gt;, #&lt;offset_12&gt;]</td>
</tr>
</tbody>
</table>
Table 1-2 32-bit Cortex-M3 instruction summary  (continued)

<table>
<thead>
<tr>
<th>Operation</th>
<th>Assembler</th>
</tr>
</thead>
<tbody>
<tr>
<td>Memory word to PC from register address + immediate 12-bit offset</td>
<td>LDR.W PC, [&lt;Rn&gt;, #&lt;offset_12&gt;]</td>
</tr>
<tr>
<td>Memory word to PC from base register address immediate 8-bit offset, postindexed</td>
<td>LDR.W PC, [Rn], #&lt;+/–&lt;offset_8&gt;</td>
</tr>
<tr>
<td>Memory word from base register address immediate 8-bit offset, postindexed</td>
<td>LDR.W &lt;Rxf&gt;, [&lt;Rn&gt;], #&lt;+/–&lt;offset_8&gt;</td>
</tr>
<tr>
<td>Memory word from base register address immediate 8-bit offset, preindexed</td>
<td>LDRT.W &lt;Rxf&gt;, [&lt;Rn&gt;, #&lt;offset_8&gt;]</td>
</tr>
<tr>
<td>Memory word to PC from base register address immediate 8-bit offset, preindexed</td>
<td>LDR.W PC, [&lt;Rn&gt;, #&lt;+/–&lt;offset_8&gt;]</td>
</tr>
<tr>
<td>Memory word from register address shifted left by 0, 1, 2, or 3 places</td>
<td>LDR.W &lt;Rxf&gt;, [&lt;Rn&gt;, &lt;Rm&gt;{, LSL #&lt;shift&gt;}]</td>
</tr>
<tr>
<td>Memory word to PC from register address shifted left by 0, 1, 2, or 3 places</td>
<td>LDR.W PC, [&lt;Rn&gt;, &lt;Rm&gt;{, LSL #&lt;shift&gt;}]</td>
</tr>
<tr>
<td>Memory word from PC address immediate 12-bit offset</td>
<td>LDR.W &lt;Rxf&gt;, [PC, #&lt;+/–&lt;offset_12&gt;]</td>
</tr>
<tr>
<td>Memory word to PC from PC address immediate 12-bit offset</td>
<td>LDR.W PC, [PC, #&lt;+/–&lt;offset_12&gt;]</td>
</tr>
<tr>
<td>Memory byte [7:0] from base register address + immediate 12-bit offset</td>
<td>LDRB.W &lt;Rxf&gt;, [&lt;Rn&gt;, #&lt;offset_12&gt;]</td>
</tr>
<tr>
<td>Memory byte [7:0] from base register address immediate 8-bit offset, postindexed</td>
<td>LDRB.W &lt;Rxf&gt;. [&lt;Rn&gt;], #&lt;+/–&lt;offset_8&gt;</td>
</tr>
<tr>
<td>Memory byte [7:0] from register address shifted left by 0, 1, 2, or 3 places</td>
<td>LDRB.W &lt;Rxf&gt;, [&lt;Rn&gt;, &lt;Rm&gt;{, LSL #&lt;shift&gt;}]</td>
</tr>
<tr>
<td>Memory byte [7:0] from base register address immediate 8-bit offset, preindexed</td>
<td>LDRB.W &lt;Rxf&gt;, [&lt;Rn&gt;, #&lt;+/–&lt;offset_8&gt;]</td>
</tr>
<tr>
<td>Memory byte from PC address immediate 12-bit offset</td>
<td>LDRB.W &lt;Rxf&gt;, [PC, #&lt;+/–&lt;offset_12&gt;]</td>
</tr>
<tr>
<td>Memory doubleword from register address 8-bit offset 4, preindexed</td>
<td>LDRD.W &lt;Rxf&gt;, &lt;Rxf2&gt;, [&lt;Rn&gt;, #&lt;+/–&lt;offset_8&gt; * 4]!</td>
</tr>
<tr>
<td>Memory doubleword from register address 8-bit offset 4, postindexed</td>
<td>LDRD.W &lt;Rxf&gt;, &lt;Rxf2&gt;, [&lt;Rn&gt;], #&lt;+/–&lt;offset_8&gt; * 4</td>
</tr>
</tbody>
</table>
### Table 1-2 32-bit Cortex-M3 instruction summary (continued)

<table>
<thead>
<tr>
<th>Operation</th>
<th>Assembler</th>
</tr>
</thead>
</table>
| Load register exclusive calculates an address from a base register value   | LDREX<
| and an immediate offset, loads a word from memory, writes it to a register | <Rt>, [<Rn>{,#<imm>}]                   |
| Load register exclusive halfword calculates an address from a base        | LDREXH<
| register value and an immediate offset, loads a halfword                  | <Rt>, [<Rn>{,#<imm>}]                   |
| from memory, writes it to a register                                     |                                       |
| Load register exclusive byte calculates an address from a base            | LDREXB<
<p>| register value and an immediate offset, loads a byte from                 | &lt;Rt&gt;, [&lt;Rn&gt;{,#&lt;imm&gt;}]                   |
| memory, writes it to a register                                          |                                       |
| Memory halfword [15:0] from base register address + immediate 12-bit     | LDRH.W &lt;Rxf&gt;, [&lt;Rn&gt;, #&lt;offset_12&gt;]     |
| offset                                                                      |                                       |
| Memory halfword [15:0] from base register address immediate 8-bit,        | LDRH.W &lt;Rxf&gt;, [&lt;Rn&gt;, #&lt;+-&lt;offset_8&gt;]! |
| preindexed                                                                |                                       |
| Memory halfword [15:0] from base register address immediate 8-bit,        | LDRH.W &lt;Rxf&gt;. [&lt;Rn&gt;], #&lt;+-&lt;offset_8&gt;   |
| postindexed                                                               |                                       |
| Memory halfword [15:0] from register address shifted left by 0, 1, 2,    | LDRH.W &lt;Rxf&gt;, [&lt;Rn&gt;, &lt;Rm&gt;{, LSL #&lt;shift&gt;}] |
| or 3 places                                                               |                                       |
| Memory halfword from PC address immediate 12-bit offset                   | LDRH.W &lt;Rxf&gt;, [PC, #&lt;+-&lt;offset_12&gt;]    |
| Memory signed byte [7:0] from base register address + immediate 12-bit    | LDRSB.W &lt;Rxf&gt;, [&lt;Rn&gt;, #&lt;offset_12&gt;]    |
| offset                                                                     |                                       |
| Memory signed byte [7:0] from base register address                       | LDRSB.W &lt;Rxf&gt;. [&lt;Rn&gt;], #&lt;+-&lt;offset_8&gt;! |
| immediate 8-bit offset, postindexed                                       |                                       |
| Memory signed byte [7:0] from base register address                       | LDRSB.W &lt;Rxf&gt;, [&lt;Rn&gt;, #&lt;+-&lt;offset_8&gt;]! |
| immediate 8-bit offset, preindexed                                        |                                       |
| Memory signed byte [7:0] from register address shifted left by 0, 1, 2,  | LDRSB.W &lt;Rxf&gt;, [&lt;Rn&gt;, &lt;Rm&gt;{, LSL #&lt;shift&gt;}] |
| or 3 places                                                               |                                       |
| Memory signed byte from PC address immediate 12-bit offset                | LDRSB.W &lt;Rxf&gt;, [PC, #&lt;+-&lt;offset_12&gt;]   |
| Memory signed halfword [15:0] from base register address +                | LDRSH.W &lt;Rxf&gt;, [&lt;Rn&gt;, #&lt;offset_12&gt;]    |
| immediate 12-bit offset                                                   |                                       |
| Memory signed halfword [15:0] from base register address                  | LDRSH.W &lt;Rxf&gt;. [&lt;Rn&gt;], #&lt;+-&lt;offset_8&gt;! |
| immediate 8-bit offset, postindexed                                       |                                       |</p>
<table>
<thead>
<tr>
<th>Operation</th>
<th>Assembler</th>
</tr>
</thead>
<tbody>
<tr>
<td>Memory signed halfword [15:0] from base register address immediate 8-bit offset, preindexed</td>
<td>LDRSH.W &lt;Rxf&gt;, [&lt;Rn&gt;, #&lt;+/–&lt;offset_8&gt;]]!</td>
</tr>
<tr>
<td>Memory signed halfword [15:0] from register address shifted left by 0, 1, 2, or 3 places</td>
<td>LDRSH.W &lt;Rxf&gt;, [&lt;Rn&gt;, &lt;Rm&gt;{, LSL #&lt;shift&gt;}]</td>
</tr>
<tr>
<td>Memory signed halfword from PC address immediate 12-bit offset</td>
<td>LDRSH.W &lt;Rxf&gt;, [PC, #&lt;+/–&lt;offset_12&gt;]]</td>
</tr>
<tr>
<td>Logical shift left register value by number in register</td>
<td>LSL{S}.W &lt;Rd&gt;, &lt;Rn&gt;, &lt;Rm&gt;</td>
</tr>
<tr>
<td>Logical shift right register value by number in register</td>
<td>LSR{S}.W &lt;Rd&gt;, &lt;Rn&gt;, &lt;Rm&gt;</td>
</tr>
<tr>
<td>Multiply two signed or unsigned register values and add the low 32 bits to a register value</td>
<td>MLA.W &lt;Rd&gt;, &lt;Rn&gt;, &lt;Rm&gt;, &lt;Racc&gt;</td>
</tr>
<tr>
<td>Multiply two signed or unsigned register values and subtract the low 32 bits from a register value</td>
<td>MLS.W &lt;Rd&gt;, &lt;Rn&gt;, &lt;Rm&gt;, &lt;Racc&gt;</td>
</tr>
<tr>
<td>Move immediate 12-bit value to register</td>
<td>MOV{S}.W &lt;Rd&gt;, #&lt;modify_constant(immed_12)&gt;</td>
</tr>
<tr>
<td>Move shifted register value to register</td>
<td>MOV{S}.W &lt;Rd&gt;, &lt;Rm&gt;{, &lt;shift&gt;}</td>
</tr>
<tr>
<td>Move immediate 16-bit value to top halfword [31:16] of register</td>
<td>MOVT.W &lt;Rd&gt;, #&lt;immed_16&gt;</td>
</tr>
<tr>
<td>Move immediate 16-bit value to bottom halfword [15:0] of register and clear top halfword [31:16]</td>
<td>MOVW.W &lt;Rd&gt;, #&lt;immed_16&gt;</td>
</tr>
<tr>
<td>Move to register from status</td>
<td>MRS&lt;&gt;, &lt;Rd&gt;, &lt;psr&gt;</td>
</tr>
<tr>
<td>Move to status register</td>
<td>MSR&lt;&gt;, &lt;psr&gt;{_&lt;fields&gt;,,&lt;Rn&gt;}</td>
</tr>
<tr>
<td>Multiply two signed or unsigned register values</td>
<td>MUL.W &lt;Rd&gt;, &lt;Rn&gt;, &lt;Rm&gt;</td>
</tr>
<tr>
<td>No operation</td>
<td>NOP.W</td>
</tr>
<tr>
<td>Logical OR NOT register value with immediate 12-bit value</td>
<td>ORN{S}.W &lt;Rd&gt;, &lt;Rn&gt;, #&lt;modify_constant(immed_12)&gt;</td>
</tr>
<tr>
<td>Logical OR NOT register value with shifted register value</td>
<td>ORN{S}.W &lt;Rd&gt;, &lt;Rn&gt;, &lt;Rm&gt;{, &lt;shift}&gt;</td>
</tr>
<tr>
<td>Logical OR register value with immediate 12-bit value</td>
<td>ORR{S}.W &lt;Rd&gt;, &lt;Rn&gt;, #&lt;modify_constant(immed_12)&gt;</td>
</tr>
<tr>
<td>Logical OR register value with shifted register value</td>
<td>ORR{S}.W &lt;Rd&gt;, &lt;Rn&gt;, &lt;Rm&gt;{, &lt;shift}&gt;</td>
</tr>
<tr>
<td>Reverse bit order</td>
<td>RBIT.W &lt;Rd&gt;, &lt;Rm&gt;</td>
</tr>
<tr>
<td>Reverse bytes in word</td>
<td>REV.W &lt;Rd&gt;, &lt;Rm&gt;</td>
</tr>
</tbody>
</table>

Table 1-2 32-bit Cortex-M3 instruction summary (continued)
### Table 1-2 32-bit Cortex-M3 instruction summary (continued)

<table>
<thead>
<tr>
<th>Operation</th>
<th>Assembler</th>
</tr>
</thead>
<tbody>
<tr>
<td>Reverse bytes in each halfword</td>
<td>REV16.W &lt;Rd&gt;, &lt;Rn&gt;</td>
</tr>
<tr>
<td>Reverse bytes in bottom halfword and sign-extend</td>
<td>REVSH.W &lt;Rd&gt;, &lt;Rn&gt;</td>
</tr>
<tr>
<td>Rotate right by number in register</td>
<td>ROR{S}.W &lt;Rd&gt;, &lt;Rn&gt;, &lt;Rm&gt;</td>
</tr>
<tr>
<td>Rotate right with extend</td>
<td>RRX{S}.W &lt;Rd&gt;, &lt;Rm&gt;</td>
</tr>
<tr>
<td>Subtract a register value from an immediate 12-bit value</td>
<td>RSB{S}.W &lt;Rd&gt;, &lt;Rn&gt;, #&lt;modify_constant(immed_12)&gt;</td>
</tr>
<tr>
<td>Subtract a register value from a shifted register value</td>
<td>RSB{S}.W &lt;Rd&gt;, &lt;Rn&gt;, &lt;Rm&gt;{, &lt;shift&gt;}</td>
</tr>
<tr>
<td>Subtract immediate 12-bit value and C bit from register value</td>
<td>SBC{S}.W &lt;Rd&gt;, &lt;Rn&gt;, #&lt;modify_constant(immed_12)&gt;</td>
</tr>
<tr>
<td>Subtract shifted register value and C bit from register value</td>
<td>SBC{S}.W &lt;Rd&gt;, &lt;Rn&gt;, &lt;Rm&gt;{, &lt;shift&gt;}</td>
</tr>
<tr>
<td>Copy selected bits to register and sign-extend</td>
<td>SBFX.W &lt;Rd&gt;, &lt;Rn&gt;, #&lt;lsb&gt;, #&lt;width&gt;</td>
</tr>
<tr>
<td>Signed divide</td>
<td>SDIV&lt;c&gt; &lt;Rd&gt;, &lt;Rn&gt;, &lt;Rm&gt;</td>
</tr>
<tr>
<td>Send event</td>
<td>SEV&lt;c&gt;</td>
</tr>
<tr>
<td>Multiply signed words and add signed-extended value to 2-register value</td>
<td>SMLAL.W &lt;RdLo&gt;, &lt;RdHi&gt;, &lt;Rn&gt;, &lt;Rm&gt;</td>
</tr>
<tr>
<td>Multiply two signed register values</td>
<td>SMULL.W &lt;RdLo&gt;, &lt;RdHi&gt;, &lt;Rn&gt;, &lt;Rm&gt;</td>
</tr>
<tr>
<td>Signed saturate</td>
<td>SSAT.W &lt;c&gt; &lt;Rd&gt;, #&lt;imm&gt;, &lt;Rn&gt;{, &lt;shift&gt;}</td>
</tr>
<tr>
<td>Multiple register words to consecutive memory locations</td>
<td>STM[IA</td>
</tr>
<tr>
<td>Register word to register address + immediate 12-bit offset</td>
<td>STR.W &lt;Rxf&gt;, [&lt;Rn&gt;, #&lt;offset_12&gt;]</td>
</tr>
<tr>
<td>Register word to register address immediate 8-bit offset, postindexed</td>
<td>STR.W &lt;Rxf&gt;, [&lt;Rn&gt;], #+/–&lt;offset_8&gt;</td>
</tr>
<tr>
<td>Register word to register address shifted by 0, 1, 2, or 3 places</td>
<td>STR.W &lt;Rxf&gt;, [&lt;Rn&gt;, &lt;Rm&gt;{, LSL #&lt;shift&gt;}]</td>
</tr>
<tr>
<td>Register word to register address immediate 8-bit offset, preindexed</td>
<td>STR.W &lt;Rxf&gt;, [&lt;Rn&gt;, #+/–&lt;offset_8&gt;]{!}</td>
</tr>
<tr>
<td>Register byte [7:0] to register address immediate 8-bit offset, preindexed</td>
<td>STRB{T}.W &lt;Rxf&gt;, [&lt;Rn&gt;, #+/–&lt;offset_8&gt;]{!}</td>
</tr>
<tr>
<td>Register byte [7:0] to register address + immediate 12-bit offset</td>
<td>STRB.W &lt;Rxf&gt;, [&lt;Rn&gt;, #&lt;offset_12&gt;]</td>
</tr>
<tr>
<td>Operation</td>
<td>Assembler</td>
</tr>
<tr>
<td>--------------------------------------------------------------------------</td>
<td>------------------------------------</td>
</tr>
<tr>
<td>Register byte [7:0] to register address immediate 8-bit offset, postindexed</td>
<td>STRB.W &lt;Rxf&gt;, [&lt;Rn&gt;], #+/–&lt;offset_8&gt;</td>
</tr>
<tr>
<td>Register byte [7:0] to register address shifted by 0, 1, 2, or 3 places</td>
<td>STRB.W &lt;Rxf&gt;, [&lt;Rn&gt;, &lt;Rm&gt;{, LSL #&lt;shift&gt;}]</td>
</tr>
<tr>
<td>Store doubleword, preindexed</td>
<td>STRD.W &lt;Rxf&gt;, &lt;Rxf2&gt;, [&lt;Rn&gt;, #+/–&lt;offset_8&gt; * 4]{!}</td>
</tr>
<tr>
<td>Store doubleword, postindexed</td>
<td>STRD.W &lt;Rxf&gt;, &lt;Rxf2&gt;, [&lt;Rn&gt;, #+/–&lt;offset_8&gt; * 4]</td>
</tr>
<tr>
<td>Store register exclusive calculates an address from a base register value and an immediate offset, and stores a word from a register to memory if the executing processor has exclusive access to the memory addressed.</td>
<td>STREX &lt;c&gt; &lt;Rd&gt;,&lt;Rt&gt;,[&lt;Rn&gt;{,#&lt;imm&gt;}]</td>
</tr>
<tr>
<td>Store register exclusive byte derives an address from a base register value, and stores a byte from a register to memory if the executing processor has exclusive access to the memory addressed</td>
<td>STREXB &lt;c&gt; &lt;Rd&gt;,&lt;Rt&gt;,[&lt;Rn&gt;]</td>
</tr>
<tr>
<td>Store register exclusive halfword derives an address from a base register value, and stores a halfword from a register to memory if the executing processor has exclusive access to the memory addressed.</td>
<td>STREXH &lt;c&gt; &lt;Rd&gt;,&lt;Rt&gt;,[&lt;Rn&gt;]</td>
</tr>
<tr>
<td>Register halfword [15:0] to register address + immediate 12-bit offset</td>
<td>STRH.W &lt;Rxf&gt;, [&lt;Rn&gt;, #&lt;offset_12&gt;]</td>
</tr>
<tr>
<td>Register halfword [15:0] to register address shifted by 0, 1, 2, or 3 places</td>
<td>STRH.W &lt;Rxf&gt;, [&lt;Rn&gt;, &lt;Rm&gt;{, LSL #&lt;shift&gt;}]</td>
</tr>
<tr>
<td>Register halfword [15:0] to register address immediate 8-bit offset, preindexed</td>
<td>STRH{T}.W &lt;Rxf&gt;, [&lt;Rn&gt;, #+/–&lt;offset_8&gt;]{}!</td>
</tr>
<tr>
<td>Register halfword [15:0] to register address immediate 8-bit offset, postindexed</td>
<td>STRH.W &lt;Rxf&gt;, [&lt;Rn&gt;], #+/–&lt;offset_8&gt;</td>
</tr>
<tr>
<td>Subtract immediate 12-bit value from register value</td>
<td>SUB{S}.W &lt;Rd&gt;, &lt;Rn&gt;, #&lt;modify_constant(immed_12)&gt;</td>
</tr>
<tr>
<td>Subtract shifted register value from register value</td>
<td>SUB{S}.W &lt;Rd&gt;, &lt;Rn&gt;, &lt;Rm&gt;{, &lt;shift&gt;}</td>
</tr>
<tr>
<td>Subtract immediate 12-bit value from register value</td>
<td>SUBW.W &lt;Rd&gt;, &lt;Rn&gt;, #&lt;immed_12&gt;</td>
</tr>
<tr>
<td>Sign extend byte to 32 bits</td>
<td>SXTB.W &lt;Rd&gt;, &lt;Rm&gt;{, &lt;rotation&gt;}</td>
</tr>
<tr>
<td>Sign extend halfword to 32 bits</td>
<td>SXTH.W &lt;Rd&gt;, &lt;Rm&gt;{, &lt;rotation&gt;}</td>
</tr>
<tr>
<td>Operation</td>
<td>Assembler</td>
</tr>
<tr>
<td>--------------------------------------------------------------------------</td>
<td>-----------------------------------------------</td>
</tr>
<tr>
<td>Table branch byte</td>
<td>TBB [&lt;Rn&gt;, &lt;Rm&gt;]</td>
</tr>
<tr>
<td>Table branch halfword</td>
<td>TBH [&lt;Rn&gt;, &lt;Rm&gt;, LSL #1]</td>
</tr>
<tr>
<td>Exclusive OR register value with immediate 12-bit value</td>
<td>TEQ.W &lt;Rn&gt;, #&lt;modify_constant(immed_12)&gt;</td>
</tr>
<tr>
<td>Exclusive OR register value with shifted register value</td>
<td>TEQ.W &lt;Rn&gt;, &lt;Rm&gt;{, &lt;shift&gt;}</td>
</tr>
<tr>
<td>Logical AND register value with 12-bit immediate value</td>
<td>TST.W &lt;Rn&gt;, #&lt;modify_constant(immed_12)&gt;</td>
</tr>
<tr>
<td>Logical AND register value with shifted register value</td>
<td>TST.W &lt;Rn&gt;, &lt;Rm&gt;{, &lt;shift&gt;}</td>
</tr>
<tr>
<td>Copy bit field from register value to register and zero-extend to 32 bits</td>
<td>UBFX.W &lt;Rd&gt;, &lt;Rn&gt;, #&lt;lsb&gt;, #&lt;width&gt;</td>
</tr>
<tr>
<td>Unsigned divide</td>
<td>UDIV&lt;c&gt; &lt;Rd&gt;, &lt;Rn&gt;,&lt;Rm&gt;</td>
</tr>
<tr>
<td>Multiply two unsigned register values and add to a 2-register value</td>
<td>UMLAL.W &lt;RdLo&gt;, &lt;RdHi&gt;, &lt;Rn&gt;, &lt;Rm&gt;</td>
</tr>
<tr>
<td>Multiply two unsigned register values</td>
<td>UMULL.W &lt;RdLo&gt;, &lt;RdHi&gt;, &lt;Rn&gt;, &lt;Rm&gt;</td>
</tr>
<tr>
<td>Unsigned saturate</td>
<td>USAT &lt;c&gt; &lt;Rd&gt;, #&lt;imm&gt;, &lt;Rn&gt;{, &lt;shift&gt;}</td>
</tr>
<tr>
<td>Copy unsigned byte to register and zero-extend to 32 bits</td>
<td>UXTB.W &lt;Rd&gt;, &lt;Rm&gt;{, &lt;rotation&gt;}</td>
</tr>
<tr>
<td>Copy unsigned halfword to register and zero-extend to 32 bits</td>
<td>UXTW.W &lt;Rd&gt;, &lt;Rm&gt;{, &lt;rotation&gt;}</td>
</tr>
<tr>
<td>Wait for event</td>
<td>WFE.W</td>
</tr>
<tr>
<td>Wait for interrupt</td>
<td>WFI.W</td>
</tr>
</tbody>
</table>
1.9 Product revisions

This section summarizes the differences in functionality between the different releases of this processor:

- Differences in functionality between r0p0 and r1p0
- Differences in functionality between r1p0 and r1p1 on page 1-32.

1.9.1 Differences in functionality between r0p0 and r1p0

In summary, the differences in functionality include:

- Addition of configurable data value comparison to the DWT module. See DWT on page 11-13.
- Addition of a MATCHED bit to DWT_FUNCTION. See DWT on page 11-13.
- Addition of SWVMode to the ITM. To support SWVMode, TPIUEMIT and TPIUBAUD have been added as outputs from the TPIU and are inputs to the processor. See ITM on page 11-29.
- CPUID Base Register VARIANT field changed to indicate Rev1. See NVIC register descriptions on page 8-7.
- Cortex-M3 Rev0 Bit-band accesses in BE8 mode required access sizes to be byte. Cortex-M3 Rev1 has been changed so that BE8 bit-band accesses function with any access size.
- Addition of a configuration bit called STKALIGN to ensure that all exceptions have eight-byte stack alignment. See NVIC register descriptions on page 8-7.
- Addition of the Auxiliary Fault Status Register at address 0x0000E03C. To set this register, a 32-bit input bus called AUXFAULT has been added. See NVIC register descriptions on page 8-7.
- Addition of HTM support. See Chapter 17 AHB Trace Macrocell Interface.
- I-Code and D-Code cacheable and bufferable HPROT values permanently tied to write-through. See ICode bus interface on page 14-4 and DCode bus interface on page 14-6.
• Addition of HMASTER ports. See **DCode interface** on page A-8 and **System bus interface** on page A-9.

• Addition of the SWJ-DP. This is the standard CoreSight™ debug port that combines JTAG-DP and SW-DP. See **About the DP** on page 12-2.

• Addition of DWT_PCSR Register at address 0xE000101C. See **DWT** on page 11-13.

• Addition of a new input called **DNOTITRANS**. See **Unifying the code buses** on page 14-9.

• Errata fixes to the r0p0 release.

### 1.9.2 Differences in functionality between r1p0 and r1p1

In summary, the differences in functionality include:

• Data value matching for watchpoint generation has been made implementation time configurable. See **DWT** on page 11-13.

• A define has been added to optionally implement architectural clock gating in the ETM. For previous releases the architectural clock gate in the ETM was always present.

• **DAPCLKEN** was required to be a static signal in r0p0 and r1p0. This requirement has been removed for r1p1.

• **SLEEPING** signal now suppressed until current outstanding instruction fetch has completed.

• Errata fixes to the r1p0 release.
Chapter 2
Programmer’s Model

This chapter describes the processor programmer’s model. It contains the following sections:

- About the programmer’s model on page 2-2
- Privileged access and user access on page 2-3
- Registers on page 2-4
- Data types on page 2-10
- Memory formats on page 2-11
- Instruction set on page 2-13.
2.1  About the programmer’s model

The processor implements the ARM v7-M architecture. This includes the entire 16-bit Thumb instruction set and the base Thumb-2 32-bit instruction set architecture. The processor cannot execute ARM instructions.

The Thumb instruction set is a subset of the ARM instruction set, re-encoded to 16 bits. It supports higher code density and systems with memory data buses that are 16 bits wide or narrower.

Thumb-2 is a major enhancement to the Thumb Instruction Set Architecture (ISA). Thumb-2 enables higher code density than Thumb and offers higher performance with 16/32-bit instructions.

2.1.1  Operating modes

The processor supports two modes of operation, Thread mode and Handler mode:

- Thread mode is entered on Reset, and can be entered as a result of an exception return. Privileged and User (Unprivileged) code can run in Thread mode.
- Handler mode is entered as a result of an exception. All code is privileged in Handler mode.

2.1.2  Operating states

The processor can operate in one of two operating states:

- Thumb state. This is normal execution running 16-bit and 32-bit halfword aligned Thumb and Thumb-2 instructions.
- Debug State. This is the state when in halting debug.
2.2 Privileged access and user access

Code can execute as privileged or unprivileged. Unprivileged execution limits or excludes access to some resources. Privileged execution has access to all resources. Handler mode is always privileged. Thread mode can be privileged or unprivileged.

Thread mode is privileged out of reset, but you can change it to user or unprivileged by clearing the CONTROL[0] bit using the MSR instruction. User access prevents:

- use of some instructions such as CPS to set FAULTMASK and PRIMASK
- access to most registers in System Control Space (SCS).

When Thread mode has been changed from privileged to user, it cannot change itself back to privileged. Only a Handler can change the privilege of Thread mode. Handler mode is always privileged.

2.2.1 Main stack and process stack

Out of reset, all code uses the main stack. An exception handler such as SVC can change the stack used by Thread mode from main stack to process stack by changing the EXC_RETURN value it uses on exit. All exceptions continue to use the main stack. The stack pointer, r13, is a banked register that switches between SP_main and SP_process. Only one stack, the process stack or the main stack, is visible, using r13, at any time.

It is also possible to switch from main stack to process stack while in Thread mode by writing to CONTROL[1] using the MSR instruction, in addition to being selectable using the EXC_RETURN value from an exit from Handler mode.
2.3 Registers

The processor has the following 32-bit registers:
- 13 general-purpose registers, r0-r12
- stack point alias of banked registers, SP_process and SP_main
- link register, r14
- program counter, r15
- one program status register, xPSR.

Figure 2-1 shows the processor register set.

![Processor register set diagram]

2.3.1 General-purpose registers

The general-purpose registers r0-r12 have no special architecturally-defined uses. Most instructions that can specify a general-purpose register can specify r0-r12.

**Low registers**
Registers r0-r7 are accessible by all instructions that specify a general-purpose register.

**High registers**
Registers r8-r12 are accessible by all 32-bit instructions that specify a general-purpose register.

Registers r8-r12 are not accessible by all 16-bit instructions.
The r13, r14, and r15 registers have the following special functions:

**Stack pointer**  
Register r13 is used as the *Stack Pointer* (SP). Because the SP ignores writes to bits [1:0], it is autoaligned to a word, four-byte boundary.

Handler mode always uses SP_main, but you can configure Thread mode to use either SP_main or SP_process.

**Link register**  
Register r14 is the subroutine *Link Register* (LR).

The LR receives the return address from PC when a *Branch and Link* (BL) or *Branch and Link with Exchange* (BLX) instruction is executed.

The LR is also used for exception return.

At all other times, you can treat r14 as a general-purpose register.

**Program counter**  
Register r15 is the *Program Counter* (PC).

Bit [0] is always 0, so instructions are always aligned to word or halfword boundaries.

### 2.3.2 Special-purpose Program Status Registers (xPSR)

Processor status at the system level breaks down into three categories:

- *Application PSR*
- *Interrupt PSR* on page 2-6
- *Execution PSR* on page 2-7.

They can be accessed as individual registers, a combination of any two from three, or a combination of all three using the *Move to Register from Status* (MRS) and MSR instructions.

**Application PSR**

The *Application PSR* (APSR) contains the condition code flags. Before entering an exception, the processor saves the condition code flags on the stack. You can access the APSR with the MSR(2) and MRS(2) instructions.

Figure 2-2 on page 2-6 shows the fields of the APSR.
Interrupt PSR

The Interrupt PSR (IPSR) contains the Interrupt Service Routine (ISR) number of the current exception activation.

Figure 2-2 shows the fields of the IPSR.
Table 2-2 describes the fields of the IPSR.

### Table 2-2 Interrupt Program Status Register bit assignments

<table>
<thead>
<tr>
<th>Field</th>
<th>Name</th>
<th>Definition</th>
</tr>
</thead>
<tbody>
<tr>
<td>[31:9]</td>
<td>-</td>
<td>Reserved.</td>
</tr>
<tr>
<td>[8:0]</td>
<td>ISR NUMBER</td>
<td>Number of pre-empted exception.</td>
</tr>
<tr>
<td></td>
<td></td>
<td>Base level = 0</td>
</tr>
<tr>
<td></td>
<td></td>
<td>NMI = 2</td>
</tr>
<tr>
<td></td>
<td></td>
<td>SVCcall = 11</td>
</tr>
<tr>
<td></td>
<td></td>
<td>INTISR[0] = 16</td>
</tr>
<tr>
<td></td>
<td></td>
<td>INTISR[1] = 17</td>
</tr>
<tr>
<td></td>
<td></td>
<td>INTISR[2] = 16</td>
</tr>
<tr>
<td></td>
<td></td>
<td>INTISR[15] = 31</td>
</tr>
<tr>
<td></td>
<td></td>
<td>INTISR[255] = 255</td>
</tr>
</tbody>
</table>

#### Execution PSR

The *Execution PSR* (EPSR) contains two overlapping fields:

- the *Interruptible-Continuable Instruction* (ICI) field for interrupted load multiple and store multiple instructions
- the execution state field for the *If-Then* (IT) instruction, and the *Thumb state bit* (T-bit).

#### Interruptible-continuable instruction field

*Load Multiple* (LDM) operations and *Store Multiple* (STM) operations are interruptible. The ICI field of the EPSR holds the information required to continue the load or store multiple from the point that the interrupt occurred.

#### If-then state field

The IT field of the EPSR contain the execution state bits for the If-Then instruction.
Note

Because the ICI field and the IT field overlap, load or store multiples within an If-Then block cannot be interrupt-continued.

Figure 2-4 shows the fields of the EPSR.

![Figure 2-4 Execution Program Status Register](image)

The EPSR is not directly accessible. Two events can modify the EPSR:
- an interrupt occurring during an LDM or STM instruction
- execution of the If-Then instruction.

Table 2-3 describes the fields of the EPSR.

<table>
<thead>
<tr>
<th>Field</th>
<th>Name</th>
<th>Definition</th>
</tr>
</thead>
<tbody>
<tr>
<td>[31:27]</td>
<td>-</td>
<td>Reserved.</td>
</tr>
<tr>
<td>[26:25], [15:10]</td>
<td>ICI</td>
<td>Interruptible-continuable instruction bits. When an interrupt occurs during an LDM or STM operation, the multiple operation stops temporarily. The EPSR uses bits [15:12] to store the number of the next register operand in the multiple operation. After servicing the interrupt, the processor returns to the register pointed to by [15:12] and resumes the multiple operation. If the ICI field points to a register that is not in the register list of the instruction, the processor continues with the next register in the list, if any.</td>
</tr>
<tr>
<td>[26:25], [15:10]</td>
<td>IT</td>
<td>If-Then bits. These are the execution state bits of the If-Then instruction. They contain the number of instructions in the if-then block and the conditions for their execution.</td>
</tr>
<tr>
<td>[24]</td>
<td>T</td>
<td>The T-bit can be cleared using an interworking instruction where bit [0] of the written PC is 0. It can also be cleared by unstacking from an exception where the stacked T bit is 0. Executing an instruction while the T bit is clear causes an INVSTATE exception.</td>
</tr>
<tr>
<td>[9:0]</td>
<td>-</td>
<td>Reserved.</td>
</tr>
</tbody>
</table>
Base register update in LDM and STM operations

There are cases when an LDM or STM updates the base register:

- When the instruction specifies base register write-back, the base register changes to the updated address. An abort restores the original base value.

- When the base register is in the register list of an LDM, and is not the last register in the list, the base register changes to the loaded value.

An LDM/STM is restarted rather than continued if:

- the LDM/STM faults
- the LDM/STM is inside an IT.

If an LDM has completed a base load, it is continued from before the base load.

Saved xPSR bits

On entering an exception, the processor saves the combined information from the three status registers on the stack.
2.4 Data types

The processor supports the following data types:

- 32-bit words
- 16-bit halfwords
- 8-bit bytes.

Note

Memory systems are expected to support all data types. In particular, the system must support subword writes without corrupting neighboring bytes in that word.
2.5 Memory formats

The processor views memory as a linear collection of bytes numbered in ascending order from 0. For example:

- bytes 0-3 hold the first stored word
- bytes 4-7 hold the second stored word.

The processor can access data words in memory in little-endian format or big-endian format. It always accesses code in little-endian format.

--- Note ---

Little-endian is the default memory format for ARM processors.

---

In little-endian format, the byte with the lowest address in a word is the least-significant byte of the word. The byte with the highest address in a word is the most significant. The byte at address 0 of the memory system connects to data lines 7-0.

In big-endian format, the byte with the lowest address in a word is the most significant byte of the word. The byte with the highest address in a word is the least significant. The byte at address 0 of the memory system connects to data lines 31-24.

Figure 2-5 on page 2-12 shows the difference between little-endian and big-endian memory formats.

The processor contains a configuration pin, BIGEND, that enables you to select either the little-endian or BE-8 big-endian format. This configuration pin is sampled on reset. You cannot change endianness when out of reset.

--- Note ---

- Accesses to System Control Space (SCS) are always little endian.
- Attempts to change endianness while not in reset are ignored.
- Private Peripheral Bus (PPB) space is little-endian, irrespective of the setting of BIGEND.
**Figure 2-5 Little-endian and big-endian memory formats**

<table>
<thead>
<tr>
<th>Little-endian data format</th>
</tr>
</thead>
<tbody>
<tr>
<td>31 24 23 16 15 8 7 0</td>
</tr>
<tr>
<td>Byte 3 at address F</td>
</tr>
<tr>
<td>Byte 2 at address E</td>
</tr>
<tr>
<td>Byte 1 at address D</td>
</tr>
<tr>
<td>Byte 0 at address C</td>
</tr>
<tr>
<td>Halfword 1 at address E</td>
</tr>
<tr>
<td>Halfword 0 at address C</td>
</tr>
<tr>
<td>Word at address C</td>
</tr>
<tr>
<td></td>
</tr>
<tr>
<td>31 24 23 16 15 8 7 0</td>
</tr>
<tr>
<td>Byte 3 at address B</td>
</tr>
<tr>
<td>Byte 2 at address A</td>
</tr>
<tr>
<td>Byte 1 at address 9</td>
</tr>
<tr>
<td>Byte 0 at address 8</td>
</tr>
<tr>
<td>Halfword 1 at address A</td>
</tr>
<tr>
<td>Halfword 0 at address 8</td>
</tr>
<tr>
<td>Word at address 8</td>
</tr>
<tr>
<td></td>
</tr>
<tr>
<td>31 24 23 16 15 8 7 0</td>
</tr>
<tr>
<td>Byte 3 at address 7</td>
</tr>
<tr>
<td>Byte 2 at address 6</td>
</tr>
<tr>
<td>Byte 1 at address 5</td>
</tr>
<tr>
<td>Byte 0 at address 4</td>
</tr>
<tr>
<td>Halfword 1 at address 6</td>
</tr>
<tr>
<td>Halfword 0 at address 4</td>
</tr>
<tr>
<td>Word at address 4</td>
</tr>
<tr>
<td></td>
</tr>
<tr>
<td>31 24 23 16 15 8 7 0</td>
</tr>
<tr>
<td>Byte 3 at address 3</td>
</tr>
<tr>
<td>Byte 2 at address 2</td>
</tr>
<tr>
<td>Byte 1 at address 1</td>
</tr>
<tr>
<td>Byte 0 at address 0</td>
</tr>
<tr>
<td>Halfword 1 at address 2</td>
</tr>
<tr>
<td>Halfword 0 at address 0</td>
</tr>
<tr>
<td>Word at address 0</td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>Big-endian data format</th>
</tr>
</thead>
<tbody>
<tr>
<td>31 24 23 16 15 8 7 0</td>
</tr>
<tr>
<td>Byte 0 at address F</td>
</tr>
<tr>
<td>Byte 1 at address E</td>
</tr>
<tr>
<td>Byte 2 at address D</td>
</tr>
<tr>
<td>Byte 3 at address C</td>
</tr>
<tr>
<td>Halfword 0 at address E</td>
</tr>
<tr>
<td>Halfword 1 at address C</td>
</tr>
<tr>
<td>Word at address C</td>
</tr>
<tr>
<td></td>
</tr>
<tr>
<td>31 24 23 16 15 8 7 0</td>
</tr>
<tr>
<td>Byte 0 at address B</td>
</tr>
<tr>
<td>Byte 1 at address A</td>
</tr>
<tr>
<td>Byte 2 at address 9</td>
</tr>
<tr>
<td>Byte 3 at address 8</td>
</tr>
<tr>
<td>Halfword 0 at address A</td>
</tr>
<tr>
<td>Halfword 1 at address 8</td>
</tr>
<tr>
<td>Word at address 8</td>
</tr>
<tr>
<td></td>
</tr>
<tr>
<td>31 24 23 16 15 8 7 0</td>
</tr>
<tr>
<td>Byte 0 at address 7</td>
</tr>
<tr>
<td>Byte 1 at address 6</td>
</tr>
<tr>
<td>Byte 2 at address 5</td>
</tr>
<tr>
<td>Byte 3 at address 4</td>
</tr>
<tr>
<td>Halfword 0 at address 6</td>
</tr>
<tr>
<td>Halfword 1 at address 4</td>
</tr>
<tr>
<td>Word at address 4</td>
</tr>
<tr>
<td></td>
</tr>
<tr>
<td>31 24 23 16 15 8 7 0</td>
</tr>
<tr>
<td>Byte 0 at address 3</td>
</tr>
<tr>
<td>Byte 1 at address 2</td>
</tr>
<tr>
<td>Byte 2 at address 1</td>
</tr>
<tr>
<td>Byte 3 at address 0</td>
</tr>
<tr>
<td>Halfword 0 at address 2</td>
</tr>
<tr>
<td>Halfword 1 at address 0</td>
</tr>
<tr>
<td>Word at address 0</td>
</tr>
</tbody>
</table>
2.6 Instruction set

The processor does not support ARM instructions.

The processor supports all ARMv6 Thumb instructions except those listed in Table 2-4.

Table 2-4 Non-supported Thumb instructions

<table>
<thead>
<tr>
<th>Instruction</th>
<th>Action if executed</th>
</tr>
</thead>
<tbody>
<tr>
<td>BLX(1)</td>
<td>Branch with link and exchange</td>
</tr>
<tr>
<td>SETEND</td>
<td>Set endianness</td>
</tr>
<tr>
<td></td>
<td>SETEND always faults. A configuration pin selects Cortex-M3 endianness.</td>
</tr>
</tbody>
</table>

The processor supports the Thumb-2 instructions listed in Table 2-5.

Table 2-5 Supported Thumb-2 instructions

<table>
<thead>
<tr>
<th>Instruction type</th>
<th>Size</th>
<th>Instructions</th>
</tr>
</thead>
<tbody>
<tr>
<td>Data operations</td>
<td>16</td>
<td>ADC, ADD, AND, ASR, BIC, CMN, CMP, CPY, EOR, LSL, LSR, MOV, MUL, MVN, NEG, ORR, ROR, SBC, SUB, TST, REV, REVH, REVSH, SXTB, SXTH, UXTH, and UXTX.</td>
</tr>
<tr>
<td>Branches</td>
<td>16</td>
<td>B&lt;cond&gt;, B, BL, BX, and BLX. Note, no BLX with immediate.</td>
</tr>
<tr>
<td>Load-store single</td>
<td>16</td>
<td>LDR, LDRB, LDRH, LDRSB, LDRSH, STR, STRB, STRH.</td>
</tr>
<tr>
<td>Load-store multiple</td>
<td>16</td>
<td>LDMIA, POP, PUSH, and STMIA.</td>
</tr>
<tr>
<td>Exception generating</td>
<td>16</td>
<td>BKPT stops in debug if debug enabled, fault if debug disabled. SVC faults to the SVC handler.</td>
</tr>
<tr>
<td>Data operations with immediate</td>
<td>32</td>
<td>ADC[S], ADD[S], CMN, RSB[S], SBC[S], SUB[S], CMP, AND[S], TST, BIC[S], EOR[S], TEQ, ORR[S], MOV[S], ORN[S], and MVN[S].</td>
</tr>
<tr>
<td>Data operations with large immediate</td>
<td>32</td>
<td>MOVW, MOVT, ADDW, and SUBW. MOVW and MOVT have a 16-bit immediate. This means they can replace literal loads from memory. ADDW and SUBW have a 12-bit immediate. This means they can replace many from memory literal loads.</td>
</tr>
<tr>
<td>Bit-field operations</td>
<td>32</td>
<td>BFI, BFC, UBFX, and SBFX. These are bitwise operations enabling control of position and size in bits. These both support C/C++ bit fields, in structs, in addition to many compare and some AND/OR assignment expressions.</td>
</tr>
<tr>
<td>Data operations with three registers</td>
<td>32</td>
<td>ADC[S], ADD[S], CMN, RSB[S], SBC[S], SUB[S], CMP, AND[S], TST, BIC[S], EOR[S], TEQ, ORR[S], MOV[S], ORN[S], and MVN[S]. No PKxxx instructions.</td>
</tr>
</tbody>
</table>
### Table 2-5 Supported Thumb-2 instructions (continued)

<table>
<thead>
<tr>
<th>Instruction type</th>
<th>Size</th>
<th>Instructions</th>
</tr>
</thead>
<tbody>
<tr>
<td>Shift operations</td>
<td>32</td>
<td>ASR{S}, LSL{S}, LSR{S}, RRX{S}, and ROR{S}.</td>
</tr>
<tr>
<td>Miscellaneous</td>
<td>32</td>
<td>REV, REVH, REVSH, RBIT, CLZ, SXTB, SXTH, UXTB, and UXTH.</td>
</tr>
<tr>
<td></td>
<td></td>
<td>Extension instructions same as corresponding v6 16-bit instructions.</td>
</tr>
<tr>
<td>Table branch</td>
<td>32</td>
<td>TBB and TBH table branches for switch/case use. These are LDR with shifts and then branch.</td>
</tr>
<tr>
<td>Multiply</td>
<td>32</td>
<td>MUL, MLA, and MLS.</td>
</tr>
<tr>
<td>Multiply with 64-bit result</td>
<td>32</td>
<td>UMULL, SMULL, UMLAL, and SMLAL.</td>
</tr>
<tr>
<td>Load-store addressing</td>
<td>32</td>
<td>Supports Format PC+-imm12, Rbase+imm12, Rbase+-imm8, and adjusted register including shifts.</td>
</tr>
<tr>
<td></td>
<td></td>
<td>T variants used when in Privilege mode.</td>
</tr>
<tr>
<td>Load-store single</td>
<td>32</td>
<td>LDR, LDRB, LDRSB, LDRH, LDRSH, STR, STRB, STRH, and T variants. PLD and PLI are both hints and so act as a NOP.</td>
</tr>
<tr>
<td>Load-store multiple</td>
<td>32</td>
<td>STM, LDM, LDRD, and STRD.</td>
</tr>
<tr>
<td>Load-store exclusive</td>
<td>32</td>
<td>LDREX, STREX, LDREXB, LDREXH, STREXB, STREXH, CLREX.</td>
</tr>
<tr>
<td></td>
<td></td>
<td>Fault if no local monitor. This is IMP DEF.</td>
</tr>
<tr>
<td></td>
<td></td>
<td>LDREXD and STREXD are not included in this profile.</td>
</tr>
<tr>
<td>Branches</td>
<td>32</td>
<td>B, BL, and B&lt;cond&gt;. No BLX (1) because always changes state. No BXJ.</td>
</tr>
<tr>
<td>System</td>
<td>32</td>
<td>MSR(2) and MRS(2) replace MSR/MRS but also do more. These access the other stacks and also the status registers.</td>
</tr>
<tr>
<td></td>
<td></td>
<td>CPSIE/CPSID 32-bit forms are not supported.</td>
</tr>
<tr>
<td></td>
<td></td>
<td>No RFE or SRS.</td>
</tr>
<tr>
<td>System</td>
<td>16</td>
<td>CPSIE and CPSID are quick versions of MSR(2) instructions and use the standard Thumb-2 encodings, but only permit use of i and f and not a.</td>
</tr>
<tr>
<td>Extended32</td>
<td>32</td>
<td>NOP (all forms), Coprocessor (MCR, MCR2, MCRR, MRC, MRC2, and MRRC), and YIELD (hinted NOP). Note, no MRS(1), MSR(1), or SUBS (PC return link).</td>
</tr>
<tr>
<td>Combined branch</td>
<td>16</td>
<td>CBZ and CBNZ (Compare and Branch if register is Zero or Non-Zero).</td>
</tr>
<tr>
<td>Extended</td>
<td>16</td>
<td>IT and NOP. This includes YIELD.</td>
</tr>
<tr>
<td>Divide</td>
<td>32</td>
<td>SDIV and UDIV. 32/32 divides both signed and unsigned with 32-bit quotient result, no remainder, it can be derived by subtraction. Early out is permitted.</td>
</tr>
</tbody>
</table>
Note

All coprocessor instructions generate a *NO CoProcessor* (NOCP) fault.
Chapter 3
System Control

This chapter describes the registers that program the processor. It contains the following section:

- *Summary of processor registers* on page 3-2.
3.1 Summary of processor registers

This section describes the registers that control functionality. It contains the following:

- Nested Vectored Interrupt Controller registers
- Core debug registers on page 3-5
- System debug registers on page 3-6
- Debug interface port registers on page 3-11
- Memory Protection Unit registers on page 3-11
- Trace Port Interface Unit registers on page 3-12
- Embedded Trace Macrocell registers on page 3-13.

3.1.1 Nested Vectored Interrupt Controller registers

Table 3-1 gives a summary of the Nested Vectored Interrupt Controller (NVIC) registers. For a detailed description of the NVIC registers, see Chapter 8 Nested Vectored Interrupt Controller.

<table>
<thead>
<tr>
<th>Name of register</th>
<th>Type</th>
<th>Address</th>
<th>Reset value</th>
</tr>
</thead>
<tbody>
<tr>
<td>Interrupt Control Type Register</td>
<td>Read-only</td>
<td>0xE000E004</td>
<td>a</td>
</tr>
<tr>
<td>SysTick Control and Status Register</td>
<td>Read/write</td>
<td>0xE000E010</td>
<td>0x00000000</td>
</tr>
<tr>
<td>SysTick Reload Value Register</td>
<td>Read/write</td>
<td>0xE000E014</td>
<td>Unpredictable</td>
</tr>
<tr>
<td>SysTick Current Value Register</td>
<td>Read/write</td>
<td>0xE000E018</td>
<td>Unpredictable</td>
</tr>
<tr>
<td>SysTick Calibration Value Register</td>
<td>Read-only</td>
<td>0xE000E01C</td>
<td>STCALIB</td>
</tr>
<tr>
<td>Irq 0 to 31 Set Enable Register</td>
<td>Read/write</td>
<td>0xE000E100</td>
<td>0x00000000</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Irq 224 to 239 Set Enable Register</td>
<td>Read/write</td>
<td>0xE000E11C</td>
<td>0x00000000</td>
</tr>
<tr>
<td>Irq 0 to 31 Clear Enable Register</td>
<td>Read/write</td>
<td>0xE000E180</td>
<td>0x00000000</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>
### Table 3-1 NVIC registers (continued)

<table>
<thead>
<tr>
<th>Name of register</th>
<th>Type</th>
<th>Address</th>
<th>Reset value</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td></td>
<td>0xE000E19C</td>
<td>0x00000000</td>
</tr>
<tr>
<td>Irq 224 to 239 Clear Enable Register</td>
<td>Read/write</td>
<td>0xE000E200</td>
<td>0x00000000</td>
</tr>
<tr>
<td>Irq 0 to 31 Set Pending Register</td>
<td>Read/write</td>
<td>0xE000E21C</td>
<td>0x00000000</td>
</tr>
<tr>
<td>Irq 0 to 31 Clear Pending Register</td>
<td>Read/write</td>
<td>0xE000E280</td>
<td>0x00000000</td>
</tr>
<tr>
<td>Irq 224 to 239 Set Pending Register</td>
<td>Read/write</td>
<td>0xE000E29C</td>
<td>0x00000000</td>
</tr>
<tr>
<td>Irq 0 to 31 Active Bit Register</td>
<td>Read-only</td>
<td>0xE000E300</td>
<td>0x00000000</td>
</tr>
<tr>
<td>Irq 236 to 239 Priority Register</td>
<td>Read/write</td>
<td>0xE000E4F0</td>
<td>0x00000000</td>
</tr>
<tr>
<td>CPUID Base Register</td>
<td>Read-only</td>
<td>0xE000ED00</td>
<td>0x411FC231</td>
</tr>
<tr>
<td>Interrupt Control State Register</td>
<td>Read/write or read-only</td>
<td>0xE000ED04</td>
<td>0x00000000</td>
</tr>
<tr>
<td>Name of register</td>
<td>Type</td>
<td>Address</td>
<td>Reset value</td>
</tr>
<tr>
<td>------------------------------------------------------</td>
<td>---------------</td>
<td>-----------------</td>
<td>----------------------</td>
</tr>
<tr>
<td>Vector Table Offset Register</td>
<td>Read/write</td>
<td>0xE000ED08</td>
<td>0x00000000</td>
</tr>
<tr>
<td>Application Interrupt/Reset Control Register</td>
<td>Read/write</td>
<td>0xE000ED0C</td>
<td>0x00000000</td>
</tr>
<tr>
<td>System Control Register</td>
<td>Read/write</td>
<td>0xE000ED10</td>
<td>0x00000000</td>
</tr>
<tr>
<td>Configuration Control Register</td>
<td>Read/write</td>
<td>0xE000ED14</td>
<td>0x00000000</td>
</tr>
<tr>
<td>System Handlers 4-7 Priority Register</td>
<td>Read/write</td>
<td>0xE000ED18</td>
<td>0x00000000</td>
</tr>
<tr>
<td>System Handlers 8-11 Priority Register</td>
<td>Read/write</td>
<td>0xE000ED1C</td>
<td>0x00000000</td>
</tr>
<tr>
<td>System Handlers 12-15 Priority Register</td>
<td>Read/write</td>
<td>0xE000ED20</td>
<td>0x00000000</td>
</tr>
<tr>
<td>System Handler Control and State Register</td>
<td>Read/write</td>
<td>0xE000ED24</td>
<td>0x00000000</td>
</tr>
<tr>
<td>Configurable Fault Status Registers</td>
<td>Read/write</td>
<td>0xE000ED28</td>
<td>0x00000000</td>
</tr>
<tr>
<td>Hard Fault Status Register</td>
<td>Read/write</td>
<td>0xE000ED2C</td>
<td>0x00000000</td>
</tr>
<tr>
<td>Debug Fault Status Register</td>
<td>Read/write</td>
<td>0xE000ED30</td>
<td>0x00000000</td>
</tr>
<tr>
<td>Mem Manage Address Register</td>
<td>Read/write</td>
<td>0xE000ED34</td>
<td>Unpredictable</td>
</tr>
<tr>
<td>Bus Fault Address Register</td>
<td>Read/write</td>
<td>0xE000ED38</td>
<td>Unpredictable</td>
</tr>
<tr>
<td>Auxiliary Fault Status Register</td>
<td>Read/write</td>
<td>0xE000ED3C</td>
<td>0x00000000</td>
</tr>
<tr>
<td>PFR0: Processor Feature register0</td>
<td>Read-only</td>
<td>0xE000ED40</td>
<td>0x0000000030</td>
</tr>
<tr>
<td>PFR1: Processor Feature register1</td>
<td>Read-only</td>
<td>0xE000ED44</td>
<td>0x00000200</td>
</tr>
<tr>
<td>DFR0: Debug Feature register0</td>
<td>Read-only</td>
<td>0xE000ED48</td>
<td>0x00100000</td>
</tr>
<tr>
<td>AFR0: Auxiliary Feature register0</td>
<td>Read-only</td>
<td>0xE000ED4C</td>
<td>0x00000000</td>
</tr>
<tr>
<td>MMFR0: Memory Model Feature register0</td>
<td>Read-only</td>
<td>0xE000ED50</td>
<td>0x000000030</td>
</tr>
<tr>
<td>MMFR1: Memory Model Feature register1</td>
<td>Read-only</td>
<td>0xE000ED54</td>
<td>0x00000000</td>
</tr>
<tr>
<td>MMFR2: Memory Model Feature register2</td>
<td>Read-only</td>
<td>0xE000ED58</td>
<td>0x00000000</td>
</tr>
<tr>
<td>MMFR3: Memory Model Feature register3</td>
<td>Read-only</td>
<td>0xE000ED5C</td>
<td>0x00000000</td>
</tr>
<tr>
<td>ISAR0: ISA Feature register0</td>
<td>Read-only</td>
<td>0xE000ED60</td>
<td>0x01141110</td>
</tr>
<tr>
<td>ISAR1: ISA Feature register1</td>
<td>Read-only</td>
<td>0xE000ED64</td>
<td>0x02111100</td>
</tr>
<tr>
<td>ISAR2: ISA Feature register2</td>
<td>Read-only</td>
<td>0xE000ED68</td>
<td>0x21112231</td>
</tr>
</tbody>
</table>
### Table 3-1 NVIC registers (continued)

<table>
<thead>
<tr>
<th>Name of register</th>
<th>Type</th>
<th>Address</th>
<th>Reset value</th>
</tr>
</thead>
<tbody>
<tr>
<td>ISAR3: ISA Feature register3</td>
<td>Read-only</td>
<td>0xE000ED6C</td>
<td>0x01111110</td>
</tr>
<tr>
<td>ISAR4: ISA Feature register4</td>
<td>Read-only</td>
<td>0xE000ED70</td>
<td>0x01310102</td>
</tr>
<tr>
<td>Software Trigger Interrupt Register</td>
<td>Write Only</td>
<td>0xE000EF00</td>
<td>-</td>
</tr>
<tr>
<td>Peripheral identification register (PID4)</td>
<td>Read-only</td>
<td>0xE000EFD0</td>
<td>0x04</td>
</tr>
<tr>
<td>Peripheral identification register (PID5)</td>
<td>Read-only</td>
<td>0xE000EFD4</td>
<td>0x00</td>
</tr>
<tr>
<td>Peripheral identification register (PID6)</td>
<td>Read-only</td>
<td>0xE000EFD8</td>
<td>0x00</td>
</tr>
<tr>
<td>Peripheral identification register (PID7)</td>
<td>Read-only</td>
<td>0xE000EFDC</td>
<td>0x00</td>
</tr>
<tr>
<td>Peripheral identification register Bits [7:0] (PID0)</td>
<td>Read-only</td>
<td>0xE000EF00</td>
<td>0x00</td>
</tr>
<tr>
<td>Peripheral identification register Bits [15:8] (PID1)</td>
<td>Read-only</td>
<td>0xE000EFE0</td>
<td>0x00</td>
</tr>
<tr>
<td>Peripheral identification register Bits [23:16] (PID2)</td>
<td>Read-only</td>
<td>0xE000EFE8</td>
<td>0x1B</td>
</tr>
<tr>
<td>Peripheral identification register Bits [31:24] (PID3)</td>
<td>Read-only</td>
<td>0xE000EFEC</td>
<td>0x00</td>
</tr>
<tr>
<td>Component identification register Bits [7:0] (CID0)</td>
<td>Read Only</td>
<td>0xE000EFF0</td>
<td>0x0D</td>
</tr>
<tr>
<td>Component identification register Bits [15:8] (CID1)</td>
<td>Read-only</td>
<td>0xE000EFF4</td>
<td>0xE0</td>
</tr>
<tr>
<td>Component identification register Bits [23:16] (CID2)</td>
<td>Read-only</td>
<td>0xE000EFF8</td>
<td>0x05</td>
</tr>
<tr>
<td>Component identification register Bits [31:24] (CID3)</td>
<td>Read-only</td>
<td>0xE000EFFC</td>
<td>0xB1</td>
</tr>
</tbody>
</table>

a. Reset value depends on the number of interrupts defined.

### 3.1.2 Core debug registers

Table 3-2 gives a summary of the core debug registers. For a detailed description of the core debug registers, see Chapter 10 Core Debug.

<table>
<thead>
<tr>
<th>Name of register</th>
<th>Type</th>
<th>Address</th>
<th>Reset Value</th>
</tr>
</thead>
<tbody>
<tr>
<td>Debug Halting Control and Status Register</td>
<td>Read/Write</td>
<td>0xE000EDF0</td>
<td>0x00000000a</td>
</tr>
</tbody>
</table>

a. Reset value depends on the number of interrupts defined.
3.1.3 System debug registers

This section lists the system debug registers.

Flash Patch and Breakpoint registers

Table 3-3 gives a summary of the Flash Patch and Breakpoint (FPB) registers. For a detailed description of the FPB registers, see Chapter 11 System Debug.

Table 3-3 Flash patch register summary

<table>
<thead>
<tr>
<th>Name</th>
<th>Type</th>
<th>Address</th>
<th>Reset value</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>FP_CTRL</td>
<td>Read/write</td>
<td>0xE0002000</td>
<td>Bit [0] is reset to 1'b0</td>
<td>Flash Patch Control Register</td>
</tr>
<tr>
<td>FP_REMAP</td>
<td>Read/write</td>
<td>0xE0002004</td>
<td>-</td>
<td>Flash Patch Remap Register</td>
</tr>
<tr>
<td>FP_COMP0</td>
<td>Read/write</td>
<td>0xE0002008</td>
<td>Bit [0] is reset to 1'b0</td>
<td>Flash Patch Comparator Registers</td>
</tr>
<tr>
<td>FP_COMP1</td>
<td>Read/write</td>
<td>0xE000200C</td>
<td>Bit [0] is reset to 1'b0</td>
<td>Flash Patch Comparator Registers</td>
</tr>
<tr>
<td>FP_COMP2</td>
<td>Read/write</td>
<td>0xE0002010</td>
<td>Bit [0] is reset to 1'b0</td>
<td>Flash Patch Comparator Registers</td>
</tr>
<tr>
<td>FP_COMP3</td>
<td>Read/write</td>
<td>0xE0002014</td>
<td>Bit [0] is reset to 1'b0</td>
<td>Flash Patch Comparator Registers</td>
</tr>
<tr>
<td>FP_COMP4</td>
<td>Read/write</td>
<td>0xE0002018</td>
<td>Bit [0] is reset to 1'b0</td>
<td>Flash Patch Comparator Registers</td>
</tr>
<tr>
<td>FP_COMP5</td>
<td>Read/write</td>
<td>0xE000201C</td>
<td>Bit [0] is reset to 1'b0</td>
<td>Flash Patch Comparator Registers</td>
</tr>
<tr>
<td>FP_COMP6</td>
<td>Read/write</td>
<td>0xE0002020</td>
<td>Bit [0] is reset to 1'b0</td>
<td>Flash Patch Comparator Registers</td>
</tr>
<tr>
<td>FP_COMP7</td>
<td>Read/write</td>
<td>0xE0002024</td>
<td>Bit [0] is reset to 1'b0</td>
<td>Flash Patch Comparator Registers</td>
</tr>
<tr>
<td>PID4</td>
<td>Read-only</td>
<td>0xE0002FD0</td>
<td>-</td>
<td>Value 0x04</td>
</tr>
</tbody>
</table>
Table 3-3 Flash patch register summary (continued)

<table>
<thead>
<tr>
<th>Name</th>
<th>Type</th>
<th>Address</th>
<th>Reset value</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>PID5</td>
<td>Read-only</td>
<td>0xE0002FD4</td>
<td>-</td>
<td>Value 0x00</td>
</tr>
<tr>
<td>PID6</td>
<td>Read-only</td>
<td>0xE0002FD8</td>
<td>-</td>
<td>Value 0x00</td>
</tr>
<tr>
<td>PID7</td>
<td>Read-only</td>
<td>0xE0002FDC</td>
<td>-</td>
<td>Value 0x00</td>
</tr>
<tr>
<td>PID0</td>
<td>Read-only</td>
<td>0xE0002FE0</td>
<td>-</td>
<td>Value 0x03</td>
</tr>
<tr>
<td>PID1</td>
<td>Read-only</td>
<td>0xE0002FE4</td>
<td>-</td>
<td>Value 0x80</td>
</tr>
<tr>
<td>PID2</td>
<td>Read-only</td>
<td>0xE0002FE8</td>
<td>-</td>
<td>Value 0x08</td>
</tr>
<tr>
<td>PID3</td>
<td>Read-only</td>
<td>0xE0002FEC</td>
<td>-</td>
<td>Value 0x00</td>
</tr>
<tr>
<td>CID0</td>
<td>Read-only</td>
<td>0xE0002FF0</td>
<td>-</td>
<td>Value 0x0D</td>
</tr>
<tr>
<td>CID1</td>
<td>Read-only</td>
<td>0xE0002FF4</td>
<td>-</td>
<td>Value 0xE0</td>
</tr>
<tr>
<td>CID2</td>
<td>Read-only</td>
<td>0xE0002FF8</td>
<td>-</td>
<td>Value 0x05</td>
</tr>
<tr>
<td>CID3</td>
<td>Read-only</td>
<td>0xE0002FFC</td>
<td>-</td>
<td>Value 0x81</td>
</tr>
</tbody>
</table>

Data Watchpoint and Trace registers

Table 3-4 gives a summary of the Data Watchpoint and Trace (DWT) registers. For a detailed description of the DWT registers, see Chapter 11 System Debug.

Table 3-4 DWT register summary

<table>
<thead>
<tr>
<th>Name</th>
<th>Type</th>
<th>Address</th>
<th>Reset value</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>DWT_CTRL</td>
<td>Read/write</td>
<td>0xE0001000</td>
<td>0x00000000</td>
<td>DWT Control Register</td>
</tr>
<tr>
<td>DWT_CYCCNT</td>
<td>Read/write</td>
<td>0xE0001004</td>
<td>0x00000000</td>
<td>DWT Current PC Sampler Cycle Count Register</td>
</tr>
<tr>
<td>DWT_CPICNT</td>
<td>Read/write</td>
<td>0xE0001008</td>
<td>-</td>
<td>DWT Current CPI Count Register</td>
</tr>
<tr>
<td>DWT_EXCCNT</td>
<td>Read/write</td>
<td>0xE000100C</td>
<td>-</td>
<td>DWT Current Interrupt Overhead Count Register</td>
</tr>
<tr>
<td>DWT_SLEEPCNT</td>
<td>Read/write</td>
<td>0xE0001010</td>
<td>-</td>
<td>DWT Current Sleep Count Register</td>
</tr>
<tr>
<td>DWT_LSUCNT</td>
<td>Read/write</td>
<td>0xE0001014</td>
<td>-</td>
<td>DWT Current LSU Count Register</td>
</tr>
<tr>
<td>DWT_FOLDCNT</td>
<td>Read/write</td>
<td>0xE0001018</td>
<td>-</td>
<td>DWT Current Fold Count Register</td>
</tr>
</tbody>
</table>
Table 3-4 DWT register summary (continued)

<table>
<thead>
<tr>
<th>Name</th>
<th>Type</th>
<th>Address</th>
<th>Reset value</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>DWT_PCSR</td>
<td>Read-only</td>
<td>0xE000101C</td>
<td>-</td>
<td>DWT PC Sample Register</td>
</tr>
<tr>
<td>DWT_COMP0</td>
<td>Read/write</td>
<td>0xE0001020</td>
<td>-</td>
<td>DWT Comparator Register</td>
</tr>
<tr>
<td>DWT_MASK0</td>
<td>Read/write</td>
<td>0xE0001024</td>
<td>-</td>
<td>DWT Mask Registers</td>
</tr>
<tr>
<td>DWT_FUNCTION0</td>
<td>Read/write</td>
<td>0xE0001028</td>
<td>0x00000000</td>
<td>DWT Function Registers</td>
</tr>
<tr>
<td>DWT_COMP1</td>
<td>Read/write</td>
<td>0xE0001030</td>
<td>-</td>
<td>DWT Comparator Register</td>
</tr>
<tr>
<td>DWT_MASK1</td>
<td>Read/write</td>
<td>0xE0001034</td>
<td>-</td>
<td>DWT Mask Registers</td>
</tr>
<tr>
<td>DWT_FUNCTION1</td>
<td>Read/write</td>
<td>0xE0001038</td>
<td>0x00000000</td>
<td>DWT Function Registers</td>
</tr>
<tr>
<td>DWT_COMP2</td>
<td>Read/write</td>
<td>0xE0001040</td>
<td>-</td>
<td>DWT Comparator Register</td>
</tr>
<tr>
<td>DWT_MASK2</td>
<td>Read/write</td>
<td>0xE0001044</td>
<td>-</td>
<td>DWT Mask Registers</td>
</tr>
<tr>
<td>DWT_FUNCTION2</td>
<td>Read/write</td>
<td>0xE0001048</td>
<td>0x00000000</td>
<td>DWT Function Registers</td>
</tr>
<tr>
<td>DWT_COMP3</td>
<td>Read/write</td>
<td>0xE0001050</td>
<td>-</td>
<td>DWT Comparator Register</td>
</tr>
<tr>
<td>DWT_MASK3</td>
<td>Read/write</td>
<td>0xE0001054</td>
<td>-</td>
<td>DWT Mask Registers</td>
</tr>
<tr>
<td>DWT_FUNCTION3</td>
<td>Read/write</td>
<td>0xE0001058</td>
<td>0x00000000</td>
<td>DWT Function Registers</td>
</tr>
<tr>
<td>PID4</td>
<td>Read-only</td>
<td>0xE0001FD0</td>
<td>0x04</td>
<td>Value 0x04</td>
</tr>
<tr>
<td>PID5</td>
<td>Read-only</td>
<td>0xE0001FD4</td>
<td>0x00</td>
<td>Value 0x00</td>
</tr>
<tr>
<td>PID6</td>
<td>Read-only</td>
<td>0xE0001FD8</td>
<td>0x00</td>
<td>Value 0x00</td>
</tr>
<tr>
<td>PID7</td>
<td>Read-only</td>
<td>0xE0001FDC</td>
<td>0x00</td>
<td>Value 0x00</td>
</tr>
<tr>
<td>PID0</td>
<td>Read-only</td>
<td>0xE0001FE0</td>
<td>0x02</td>
<td>Value 0x02</td>
</tr>
<tr>
<td>PID1</td>
<td>Read-only</td>
<td>0xE0001FE4</td>
<td>0x80</td>
<td>Value 0x80</td>
</tr>
<tr>
<td>PID2</td>
<td>Read-only</td>
<td>0xE0001FE8</td>
<td>0x080</td>
<td>Value 0x18</td>
</tr>
<tr>
<td>PID3</td>
<td>Read-only</td>
<td>0xE0001FEC</td>
<td>0x00</td>
<td>Value 0x00</td>
</tr>
<tr>
<td>CID0</td>
<td>Read-only</td>
<td>0xE0001FF0</td>
<td>0x00</td>
<td>Value 0x00</td>
</tr>
</tbody>
</table>
Table 3-5 gives a summary of the Instrumentation Trace Macrocell (ITM) registers. For a detailed description of the ITM registers, see Chapter 11 System Debug.

Table 3-5 ITM register summary

<table>
<thead>
<tr>
<th>Name</th>
<th>Type</th>
<th>Address</th>
<th>Reset value</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>Stimulus Ports 0-31</td>
<td>Read/write</td>
<td>0xE0000000-0xE000007C</td>
<td>-</td>
<td>-</td>
</tr>
<tr>
<td>Trace Enable</td>
<td>Read/write</td>
<td>0xE00000E0</td>
<td>0x00000000</td>
<td>-</td>
</tr>
<tr>
<td>Trace Privilege</td>
<td>Read/write</td>
<td>0xE00000E4</td>
<td>0x00000000</td>
<td>-</td>
</tr>
<tr>
<td>Trace Control Register</td>
<td>Read/write</td>
<td>0xE00000E8</td>
<td>0x00000000</td>
<td>-</td>
</tr>
<tr>
<td>Integration Write</td>
<td>Write-only</td>
<td>0xE00000EF8</td>
<td>0x00000000</td>
<td>-</td>
</tr>
<tr>
<td>Integration Read</td>
<td>Read-only</td>
<td>0xE00000EFC</td>
<td>0x00000000</td>
<td>-</td>
</tr>
<tr>
<td>Integration Mode Control</td>
<td>Read/write</td>
<td>0xE00000F0</td>
<td>0x00000000</td>
<td>-</td>
</tr>
<tr>
<td>Lock Access Register</td>
<td>Write-only</td>
<td>0xE00000FB</td>
<td>0x00000000</td>
<td>-</td>
</tr>
<tr>
<td>Lock Status Register</td>
<td>Read-only</td>
<td>0xE00000FB4</td>
<td>0x00000003</td>
<td>-</td>
</tr>
<tr>
<td>PID4</td>
<td>Read-only</td>
<td>0xE00000FD0</td>
<td>0x00000004</td>
<td>-</td>
</tr>
<tr>
<td>PID5</td>
<td>Read-only</td>
<td>0xE00000FD4</td>
<td>0x00000000</td>
<td>-</td>
</tr>
<tr>
<td>PID6</td>
<td>Read-only</td>
<td>0xE00000FD8</td>
<td>0x00000000</td>
<td>-</td>
</tr>
<tr>
<td>PID7</td>
<td>Read-only</td>
<td>0xE00000FDC</td>
<td>0x00000000</td>
<td>-</td>
</tr>
<tr>
<td>PID0</td>
<td>Read-only</td>
<td>0xE00000FE0</td>
<td>0x00000001</td>
<td>-</td>
</tr>
<tr>
<td>PID1</td>
<td>Read-only</td>
<td>0xE00000FE4</td>
<td>0x000000B0</td>
<td>-</td>
</tr>
<tr>
<td>PID2</td>
<td>Read-only</td>
<td>0xE00000FE8</td>
<td>0x0000001B</td>
<td>-</td>
</tr>
</tbody>
</table>
Table 3-6 AHB-AP register summary

<table>
<thead>
<tr>
<th>Name</th>
<th>Type</th>
<th>Address</th>
<th>Reset value</th>
</tr>
</thead>
<tbody>
<tr>
<td>Control and Status Word</td>
<td>Read/write</td>
<td>0x00</td>
<td>See Register</td>
</tr>
<tr>
<td>Transfer Address</td>
<td>Read/write</td>
<td>0x04</td>
<td>0x00000000</td>
</tr>
<tr>
<td>Data Read/write</td>
<td>Read/write</td>
<td>0x0C</td>
<td>-</td>
</tr>
<tr>
<td>Banked Data 0</td>
<td>Read/write</td>
<td>0x10</td>
<td>-</td>
</tr>
<tr>
<td>Banked Data 1</td>
<td>Read/write</td>
<td>0x14</td>
<td>-</td>
</tr>
<tr>
<td>Banked Data 2</td>
<td>Read/write</td>
<td>0x18</td>
<td>-</td>
</tr>
<tr>
<td>Banked Data 3</td>
<td>Read/write</td>
<td>0x1C</td>
<td>-</td>
</tr>
<tr>
<td>Debug ROM Address</td>
<td>Read-only</td>
<td>0xF8</td>
<td>0xE000E000</td>
</tr>
<tr>
<td>Identification Register</td>
<td>Read-only</td>
<td>0xFC</td>
<td>0x14770011</td>
</tr>
</tbody>
</table>

Advanced High Performance Bus Access Port registers

Table 3-6 gives a summary of the Advanced High-performance Bus Access Port (AHB-AP) registers. For a detailed description of the AHB-AP registers, see Chapter 11 System Debug.
3.1.4 Debug interface port registers

Table 3-7 gives a summary of the debug interface port registers. For a detailed description of the debug interface port registers, see Chapter 12 Debug Port.

<table>
<thead>
<tr>
<th>Name</th>
<th>SWJ-DP</th>
<th>SW-DP</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>ABORT</td>
<td>Yes</td>
<td>Yes</td>
<td>The Abort Register</td>
</tr>
<tr>
<td>IDCODE</td>
<td>Yes</td>
<td>Yes</td>
<td>The Identification Code Register</td>
</tr>
<tr>
<td>CTRL/STAT</td>
<td>Yes</td>
<td>Yes</td>
<td>The Control/Status Register</td>
</tr>
<tr>
<td>SELECT</td>
<td>Yes</td>
<td>Yes</td>
<td>The AP Select Register</td>
</tr>
<tr>
<td>RDBUFF</td>
<td>Yes</td>
<td>Yes</td>
<td>The Read Buffer Register</td>
</tr>
<tr>
<td>WCR</td>
<td>No</td>
<td>Yes</td>
<td>The Wire Control Register</td>
</tr>
<tr>
<td>RESEND</td>
<td>No</td>
<td>Yes</td>
<td>The Read Resend Register</td>
</tr>
</tbody>
</table>

3.1.5 Memory Protection Unit registers

Table 3-8 gives a summary of the Memory Protection Unit (MPU) registers. For a detailed description of the MPU registers, see Chapter 9 Memory Protection Unit.

<table>
<thead>
<tr>
<th>Name</th>
<th>Type</th>
<th>Address</th>
<th>Reset value</th>
</tr>
</thead>
<tbody>
<tr>
<td>MPU Type Register</td>
<td>Read Only</td>
<td>0xE000ED90</td>
<td>0x00000800</td>
</tr>
<tr>
<td>MPU Control Register</td>
<td>Read/Write</td>
<td>0xE000ED94</td>
<td>0x00000000</td>
</tr>
<tr>
<td>MPU Region Number</td>
<td>Read/Write</td>
<td>0xE000ED98</td>
<td>-</td>
</tr>
<tr>
<td>MPU Region Base Address</td>
<td>Read/Write</td>
<td>0xE000ED9C</td>
<td>-</td>
</tr>
<tr>
<td>MPU Region Attribute</td>
<td>Read/Write</td>
<td>0xE000EDA0</td>
<td>-</td>
</tr>
<tr>
<td>MPU Alias 1 Region</td>
<td>Alias of 09C</td>
<td>0xE000EDA4</td>
<td>-</td>
</tr>
<tr>
<td>MPU Alias 2 Region</td>
<td>Alias of 09C</td>
<td>0xE000EDAC</td>
<td>-</td>
</tr>
</tbody>
</table>
### 3.1.6 Trace Port Interface Unit registers

Table 3-9 gives a summary of the *Trace Port Interface Unit* (TPIU) registers. For a detailed description of the TPIU registers, see Chapter 13 *Trace Port Interface Unit*.

<table>
<thead>
<tr>
<th>Name of register</th>
<th>Type</th>
<th>Address</th>
<th>Reset value</th>
</tr>
</thead>
<tbody>
<tr>
<td>Supported Sync Port Sizes Register</td>
<td>Read-only</td>
<td>0xE0040000</td>
<td>0bxx0x</td>
</tr>
<tr>
<td>Current Sync Port Size Register</td>
<td>Read/write</td>
<td>0xE0040004</td>
<td>0x01</td>
</tr>
<tr>
<td>Async Clock Prescaler Register</td>
<td>Read/write</td>
<td>0xE0040010</td>
<td>0x0000</td>
</tr>
<tr>
<td>Selected Pin Protocol Register</td>
<td>Read/write</td>
<td>0xE00400F0</td>
<td>0x01</td>
</tr>
<tr>
<td>Formatter and Flush Status Register</td>
<td>Read/write</td>
<td>0xE0040300</td>
<td>0x08</td>
</tr>
<tr>
<td>Formatter and Flush Control Register</td>
<td>Read-only</td>
<td>0xE0040304</td>
<td>0x00 or 0x102</td>
</tr>
<tr>
<td>Formatter Synchronization Counter Register</td>
<td>Read-only</td>
<td>0xE0040308</td>
<td>0x00</td>
</tr>
<tr>
<td>Integration Register: ITATBCTR2</td>
<td>Read-only</td>
<td>0xE0040EF0</td>
<td>0x0</td>
</tr>
<tr>
<td>Integration Register: ITATBCTR0</td>
<td>Read-only</td>
<td>0xE0040EF8</td>
<td>0x0</td>
</tr>
</tbody>
</table>
## 3.1.7 Embedded Trace Macrocell registers

Table 3-10 gives a summary of the Embedded Trace Macrocell (ETM) registers. For a detailed description of the ETM registers, see Chapter 15 Embedded Trace Macrocell.

<table>
<thead>
<tr>
<th>Name</th>
<th>Type</th>
<th>Address</th>
<th>Present</th>
</tr>
</thead>
<tbody>
<tr>
<td>ETM Control</td>
<td>Read/write</td>
<td>0xE0041000</td>
<td>Yes</td>
</tr>
<tr>
<td>Configuration Code</td>
<td>Read-only</td>
<td>0xE0041004</td>
<td>Yes</td>
</tr>
<tr>
<td>Trigger event</td>
<td>Write-only</td>
<td>0xE0041008</td>
<td>Yes</td>
</tr>
<tr>
<td>ASIC Control</td>
<td>Write-only</td>
<td>0xE004100C</td>
<td>No</td>
</tr>
<tr>
<td>ETM Status</td>
<td>Read-only or read/write</td>
<td>0xE0041010</td>
<td>Yes</td>
</tr>
<tr>
<td>System Configuration</td>
<td>Read-only</td>
<td>0xE0041014</td>
<td>Yes</td>
</tr>
<tr>
<td>TraceEnable</td>
<td>Write-only</td>
<td>0xE0041018, 0xE004101C</td>
<td>No</td>
</tr>
<tr>
<td>TraceEnable Event</td>
<td>Write-only</td>
<td>0xE0041020</td>
<td>Yes</td>
</tr>
<tr>
<td>TraceEnable Control 1</td>
<td>Write-only</td>
<td>0xE0041024</td>
<td>Yes</td>
</tr>
<tr>
<td>FIFOFULL Region</td>
<td>Write-only</td>
<td>0xE0041028</td>
<td>No</td>
</tr>
<tr>
<td>FIFOFULL Level</td>
<td>Write-only or read/write</td>
<td>0xE004102C</td>
<td>Yes</td>
</tr>
<tr>
<td>ViewData</td>
<td>Write-only</td>
<td>0xE0041030-0xE004103C</td>
<td>No</td>
</tr>
<tr>
<td>Address Comparators</td>
<td>Write-only</td>
<td>0xE0041040-0xE0041113</td>
<td>No</td>
</tr>
<tr>
<td>Counters</td>
<td>Write-only</td>
<td>0xE0041140-0xE0041157C</td>
<td>No</td>
</tr>
<tr>
<td>Sequencer</td>
<td>Read/write</td>
<td>0xE0041180-0xE0041194, 0xE0041198</td>
<td>No</td>
</tr>
<tr>
<td>External Outputs</td>
<td>Write-only</td>
<td>0xE00411A0-0xE00411AC</td>
<td>No</td>
</tr>
<tr>
<td>CID Comparators</td>
<td>Write-only</td>
<td>0xE00411B0-0xE00411BC</td>
<td>No</td>
</tr>
<tr>
<td>Implementation specific</td>
<td>Write-only</td>
<td>0xE00411C0-0xE00411DC</td>
<td>No</td>
</tr>
<tr>
<td>Synchronization Frequency</td>
<td>Write-only</td>
<td>0xE00411E0</td>
<td>No</td>
</tr>
<tr>
<td>ETM ID</td>
<td>Read-only</td>
<td>0xE00411E4</td>
<td>Yes</td>
</tr>
<tr>
<td>Configuration Code Extension</td>
<td>Read-only</td>
<td>0xE00411E8</td>
<td>Yes</td>
</tr>
<tr>
<td>Extended External Input Selector</td>
<td>Write-only</td>
<td>0xE00411EC</td>
<td>No</td>
</tr>
<tr>
<td>Name</td>
<td>Type</td>
<td>Address</td>
<td>Present</td>
</tr>
<tr>
<td>-----------------------------------</td>
<td>------------</td>
<td>-----------------</td>
<td>---------</td>
</tr>
<tr>
<td>TraceEnable Start/Stop Embedded ICE</td>
<td>Read/write</td>
<td>0xE00411F0</td>
<td>Yes</td>
</tr>
<tr>
<td>Embedded ICE Behavior Control</td>
<td>Write-only</td>
<td>0xE00411F4</td>
<td>No</td>
</tr>
<tr>
<td>CoreSight Trace ID</td>
<td>Read/write</td>
<td>0xE0041200</td>
<td>Yes</td>
</tr>
<tr>
<td>OS Save/Restore</td>
<td>Write-only</td>
<td>0xE0041304-0xE0041308</td>
<td>No</td>
</tr>
<tr>
<td>ITMISCIN</td>
<td>Read-only</td>
<td>0xE0041EE0</td>
<td>Yes</td>
</tr>
<tr>
<td>ITTRIGOUT</td>
<td>Write-only</td>
<td>0xE0041EE8</td>
<td>Yes</td>
</tr>
<tr>
<td>ITATBCTR2</td>
<td>Read-only</td>
<td>0xE0041EF0</td>
<td>Yes</td>
</tr>
<tr>
<td>ITATBCTR0</td>
<td>Write-only</td>
<td>0xE0041EF8</td>
<td>Yes</td>
</tr>
<tr>
<td>Integration Mode Control</td>
<td>Read/write</td>
<td>0xE0041F00</td>
<td>Yes</td>
</tr>
<tr>
<td>Claim Tag</td>
<td>Read/write</td>
<td>0xE0041FA0-0xE0041FA4</td>
<td>Yes</td>
</tr>
<tr>
<td>Lock Access</td>
<td>Write-only</td>
<td>0xE0041FB0-0xE0041FB4</td>
<td>Yes</td>
</tr>
<tr>
<td>Authentication Status</td>
<td>Read-only</td>
<td>0xE0041FB8</td>
<td>Yes</td>
</tr>
<tr>
<td>Device Type</td>
<td>Read-only</td>
<td>0xE0041FCC</td>
<td>Yes</td>
</tr>
<tr>
<td>Peripheral ID 4</td>
<td>Read-only</td>
<td>0xE0041FD0</td>
<td>Yes</td>
</tr>
<tr>
<td>Peripheral ID 5</td>
<td>Read-only</td>
<td>0xE0041FD4</td>
<td>Yes</td>
</tr>
<tr>
<td>Peripheral ID 6</td>
<td>Read-only</td>
<td>0xE0041FD8</td>
<td>Yes</td>
</tr>
<tr>
<td>Peripheral ID 7</td>
<td>Read-only</td>
<td>0xE0041FDC</td>
<td>Yes</td>
</tr>
<tr>
<td>Peripheral ID 0</td>
<td>Read-only</td>
<td>0xE0041FE0</td>
<td>Yes</td>
</tr>
<tr>
<td>Peripheral ID 1</td>
<td>Read-only</td>
<td>0xE0041FE4</td>
<td>Yes</td>
</tr>
<tr>
<td>Peripheral ID 2</td>
<td>Read-only</td>
<td>0xE0041FE8</td>
<td>Yes</td>
</tr>
<tr>
<td>Peripheral ID 3</td>
<td>Read-only</td>
<td>0xE0041FEC</td>
<td>Yes</td>
</tr>
<tr>
<td>Component ID 0</td>
<td>Read-only</td>
<td>0xE0041FF0</td>
<td>Yes</td>
</tr>
<tr>
<td>Component ID 1</td>
<td>Read-only</td>
<td>0xE0041FF4</td>
<td>Yes</td>
</tr>
<tr>
<td>Component ID 2</td>
<td>Read-only</td>
<td>0xE0041FF8</td>
<td>Yes</td>
</tr>
<tr>
<td>Component ID 3</td>
<td>Read-only</td>
<td>0xE0041FFC</td>
<td>Yes</td>
</tr>
</tbody>
</table>
Chapter 4
Memory Map

This chapter describes the processor fixed memory map and its bit-banding feature. It contains the following sections:

- *About the memory map* on page 4-2
- *Bit-banding* on page 4-5
- *ROM memory table* on page 4-7.
4.1 About the memory map

Figure 4-1 shows the fixed memory map.
Table 4-1 shows the processor interfaces that are addressed by the different memory map regions

<table>
<thead>
<tr>
<th>Memory Map</th>
<th>Interface</th>
</tr>
</thead>
<tbody>
<tr>
<td>Code</td>
<td>Instruction fetches are performed over the ICode bus. Data accesses are performed over the DCode bus.</td>
</tr>
<tr>
<td>SRAM</td>
<td>Instruction fetches and data accesses are performed over the system bus.</td>
</tr>
<tr>
<td>SRAM_bitband</td>
<td>Alias region. Data accesses are aliases. Instruction accesses are not aliases.</td>
</tr>
<tr>
<td>Peripheral</td>
<td>Instruction fetches and data accesses are performed over the system bus.</td>
</tr>
<tr>
<td>Periph_bitband</td>
<td>Alias region. Data accesses are aliases. Instruction accesses are not aliases.</td>
</tr>
<tr>
<td>External RAM</td>
<td>Instruction fetches and data accesses are performed over the system bus.</td>
</tr>
<tr>
<td>External Device</td>
<td>Instruction fetches and data accesses are performed over the system bus.</td>
</tr>
<tr>
<td>Private Peripheral Bus</td>
<td>Accesses to:</td>
</tr>
<tr>
<td></td>
<td>• <em>Instrumentation Trace Macrocell</em> (ITM)</td>
</tr>
<tr>
<td></td>
<td>• <em>Nested Vectored Interrupt Controller</em> (NVIC)</td>
</tr>
<tr>
<td></td>
<td>• <em>Flashpatch and Breakpoint</em> (FPB)</td>
</tr>
<tr>
<td></td>
<td>• <em>Data Watchpoint and Trace</em> (DWT)</td>
</tr>
<tr>
<td></td>
<td>• <em>Memory Protection Unit</em> (MPU)</td>
</tr>
<tr>
<td></td>
<td>are performed to the processor internal <em>Private Peripheral Bus</em> (PPB).</td>
</tr>
<tr>
<td></td>
<td>Accesses to:</td>
</tr>
<tr>
<td></td>
<td>• <em>Trace Point Interface Unit</em> (TPIU)</td>
</tr>
<tr>
<td></td>
<td>• <em>Embedded Trace Macrocell</em> (ETM)</td>
</tr>
<tr>
<td></td>
<td>• System areas of the PPB memory map</td>
</tr>
<tr>
<td></td>
<td>are performed over the external PPB interface.</td>
</tr>
<tr>
<td></td>
<td>This memory region is <em>Execute Never</em> (XN), and so instruction fetches are prohibited. An MPU,</td>
</tr>
<tr>
<td></td>
<td>if present, cannot change this.</td>
</tr>
<tr>
<td>System</td>
<td>System segment for vendor system peripherals. This memory region is XN, and so instruction fetches are prohibited. An MPU, if present, cannot change this.</td>
</tr>
</tbody>
</table>
Table 4-2 shows the permissions of the processor memory regions.

### Table 4-2 Memory region permissions

<table>
<thead>
<tr>
<th>Name</th>
<th>Region</th>
<th>Device type</th>
<th>XN</th>
<th>Cache</th>
</tr>
</thead>
<tbody>
<tr>
<td>Code</td>
<td>0x00000000-0xFFFFFFFF</td>
<td>Normal</td>
<td>-</td>
<td>WT</td>
</tr>
<tr>
<td>SRAM</td>
<td>0x20000000-0x3FFFFFFF</td>
<td>Normal</td>
<td>-</td>
<td>WBWA</td>
</tr>
<tr>
<td>SRAM_1M</td>
<td>+0000000</td>
<td>-</td>
<td>-</td>
<td></td>
</tr>
<tr>
<td>SRAM_31M</td>
<td>+0100000</td>
<td>-</td>
<td>-</td>
<td></td>
</tr>
<tr>
<td>SRAM_bitband</td>
<td>+2000000</td>
<td>Internal</td>
<td>-</td>
<td></td>
</tr>
<tr>
<td>SRAM</td>
<td>+4000000</td>
<td>-</td>
<td>-</td>
<td></td>
</tr>
<tr>
<td>Peripheral</td>
<td>0x40000000-0x5FFFFFFF</td>
<td>Device</td>
<td>XN</td>
<td>-</td>
</tr>
<tr>
<td>Periph_1IM</td>
<td>+0000000</td>
<td>-</td>
<td>-</td>
<td></td>
</tr>
<tr>
<td>Periph_31IM</td>
<td>+0100000</td>
<td>-</td>
<td>-</td>
<td></td>
</tr>
<tr>
<td>Periph_bit band</td>
<td>+2000000</td>
<td>Internal</td>
<td>-</td>
<td></td>
</tr>
<tr>
<td>Peripheral</td>
<td>+4000000</td>
<td>-</td>
<td>-</td>
<td></td>
</tr>
<tr>
<td>External RAM</td>
<td>0x60000000-0x7FFFFFFF</td>
<td>Normal</td>
<td>-</td>
<td>WBWA</td>
</tr>
<tr>
<td>External RAM</td>
<td>0x80000000-0x9FFFFFFF</td>
<td>Normal</td>
<td>-</td>
<td>WT</td>
</tr>
<tr>
<td>External Device</td>
<td>0xA0000000-0xBFFFFFFF</td>
<td>Device</td>
<td>XN</td>
<td>-</td>
</tr>
<tr>
<td>External Device</td>
<td>0xC0000000-0xDFFFFFFF</td>
<td>Device</td>
<td>XN</td>
<td>-</td>
</tr>
<tr>
<td>Private Peripheral Bus</td>
<td>+4000000</td>
<td>SO</td>
<td>XN</td>
<td>-</td>
</tr>
<tr>
<td>System</td>
<td>+0100000</td>
<td>-</td>
<td>XN</td>
<td>-</td>
</tr>
</tbody>
</table>

**Note**

Private Peripheral Bus and System space at 0xE0000000 - 0xFFFFFFFF are permanently XN. The MPU cannot change this.

For a description of the processor bus interfaces, see Chapter 14 *Bus Interface*. 
4.2 Bit-banding

The processor memory map includes two bit-band regions. These occupy the lowest 1MB of the SRAM and Peripheral memory regions respectively. These bit-band regions map each word in an alias region of memory to a bit in a bit-band region of memory.

The memory map has two 32-MB alias regions that map to two 1-MB bit-band regions:

- Accesses to the 32-MB SRAM alias region map to the 1-MB SRAM bit-band region.
- Accesses to the 32-MB peripheral alias region map to the 1-MB peripheral bit-band region.

A mapping formula shows how to reference each word in the alias region to a corresponding bit, or target bit, in the bit-band region. The mapping formula is:

\[
\text{bit\_word\_offset} = (\text{byte\_offset} \times 32) + (\text{bit\_number} \times 4) \\
\text{bit\_word\_addr} = \text{bit\_band\_base} + \text{bit\_word\_offset}
\]

where:

- Bit\_word\_offset is the position of the target bit in the bit-band memory region.
- Bit\_word\_addr is the address of the word in the alias memory region that maps to the targeted bit.
- Bit\_band\_base is the starting address of the alias region.
- Byte\_offset is the number of the byte in the bit-band region that contains the targeted bit.
- Bit\_number is the bit position (0-7) of the targeted bit.

Figure 4-2 on page 4-6 shows examples of bit-band mapping between the SRAM bit-band alias region and the SRAM bit-band region:

- The alias word at 0x23FFFFFFE0 maps to bit [0] of the bit-band byte at 0x200FFFFFF:
  \[0x23FFFFFFE0 = 0x22000000 + (0xFFFFF \times 32) + 0 \times 4.\]

- The alias word at 0x23FFFFFFFC maps to bit [7] of the bit-band byte at 0x200FFFFFF:
  \[0x23FFFFFFFC = 0x22000000 + (0xFFFFF \times 32) + 7 \times 4.\]

- The alias word at 0x22000000 maps to bit [0] of the bit-band byte at 0x20000000:
  \[0x22000000 = 0x22000000 + (0 \times 32) + 0 \times 4.\]

- The alias word at 0x22000001C maps to bit [7] of the bit-band byte at 0x20000000:
  \[0x220000001C = 0x22000000 + (0 \times 32) + 7 \times 4.\]
4.2.1 Directly accessing an alias region

Writing to a word in the alias region has the same effect as a read-modify-write operation on the targeted bit in the bit-band region.

Bit [0] of the value written to a word in the alias region determines the value written to the targeted bit in the bit-band region. Writing a value with bit [0] set writes a 1 to the bit-band bit, and writing a value with bit [0] cleared writes a 0 to the bit-band bit.

Bits [31:1] of the alias word have no effect on the bit-band bit. Writing 0x01 has the same effect as writing 0xFF. Writing 0x00 has the same effect as writing 0x0E.

Reading a word in the alias region returns either 0x01 or 0x00. A value of 0x01 indicates that the targeted bit in the bit-band region is set. A value of 0x00 indicates that the targeted bit is clear. Bits [31:1] are zero.

4.2.2 Directly accessing a bit-band region

You can directly access the bit-band region with normal reads and writes, and writes to that region.
4.3 ROM memory table

Table 4-3 describes the ROM memory.

<table>
<thead>
<tr>
<th>Offset</th>
<th>Value</th>
<th>Name</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>0x000</td>
<td>0xFFF0F003</td>
<td>NVIC</td>
<td>Points to the NVIC at 0xE0000000.</td>
</tr>
<tr>
<td>0x004</td>
<td>0xFFF02003</td>
<td>DWT</td>
<td>Points to the Data Watchpoint and Trace block at 0xE0001000.</td>
</tr>
<tr>
<td>0x008</td>
<td>0xFFF03003</td>
<td>FPB</td>
<td>Points to the Flash Patch and Breakpoint block at 0xE0002000.</td>
</tr>
<tr>
<td>0x00C</td>
<td>0xFFF01003</td>
<td>ITM</td>
<td>Points to the Instrumentation Trace block at 0xE0000000.</td>
</tr>
<tr>
<td>0x010</td>
<td>0xFFF41002 or 003 if present TPIU</td>
<td>Points to the TPIU. Value has bit [0] set to 1 if TPIU is fitted. TPIU is at 0xE0040000.</td>
<td></td>
</tr>
<tr>
<td>0x014</td>
<td>0xFFF42003</td>
<td>ETM</td>
<td>Points to the ETM. Value has bit [0] set to 1 if ETM is fitted. ETM is at 0xE0041000.</td>
</tr>
<tr>
<td>0x018</td>
<td>0</td>
<td>End</td>
<td>Marks the end of the ROM table. If CoreSight components are added, they are added starting from this location and the End marker is moved to the next location after the additional components.</td>
</tr>
<tr>
<td>0xFCC</td>
<td>0x1</td>
<td>MEMTYPE</td>
<td>Bits [31:1] RAZ. Bit [0] is set when the system memory map is accessible using the DAP. Bit [0] is clear when only debug resources are accessible using the DAP.</td>
</tr>
<tr>
<td>0xFD0</td>
<td>0x0</td>
<td>PID4</td>
<td>-</td>
</tr>
<tr>
<td>0xFD4</td>
<td>0x0</td>
<td>PID5</td>
<td>-</td>
</tr>
<tr>
<td>0xFD8</td>
<td>0x0</td>
<td>PID6</td>
<td>-</td>
</tr>
<tr>
<td>0xFD0</td>
<td>0x0</td>
<td>PID7</td>
<td>-</td>
</tr>
<tr>
<td>0xFE0</td>
<td>0x0</td>
<td>PID0</td>
<td>-</td>
</tr>
<tr>
<td>0xFE4</td>
<td>0x0</td>
<td>PID1</td>
<td>-</td>
</tr>
<tr>
<td>0xFE8</td>
<td>0x0</td>
<td>PID2</td>
<td>-</td>
</tr>
<tr>
<td>0xFE0</td>
<td>0x0</td>
<td>PID3</td>
<td>-</td>
</tr>
<tr>
<td>0xFF0</td>
<td>0x00D</td>
<td>CID0</td>
<td>-</td>
</tr>
</tbody>
</table>
### Table 4-3  ROM table (continued)

<table>
<thead>
<tr>
<th>Offset</th>
<th>Value</th>
<th>Name</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>0xFF4</td>
<td>0x10</td>
<td>CID1</td>
<td>-</td>
</tr>
<tr>
<td>0xFF8</td>
<td>0x05</td>
<td>CID2</td>
<td>-</td>
</tr>
<tr>
<td>0xFFC</td>
<td>0xB1</td>
<td>CID3</td>
<td>-</td>
</tr>
</tbody>
</table>
Chapter 5
Exceptions

This chapter describes the exception model of the processor. It contains the following sections:

• About the exception model on page 5-2
• Exception types on page 5-4
• Exception priority on page 5-6
• Privilege and stacks on page 5-9
• Pre-emption on page 5-11
• Tail-chaining on page 5-14
• Late-arriving on page 5-15
• Exit on page 5-17
• Resets on page 5-20
• Exception control transfer on page 5-24
• Setting up multiple stacks on page 5-25
• Abort model on page 5-27
• Activation levels on page 5-32
• Flowcharts on page 5-34.
5.1 About the exception model

The processor and the Nested Vectored Interrupt Controller (NVIC) prioritize and handle all exceptions. All exceptions are handled in Handler mode. Processor state is automatically stored to the stack on an exception, and automatically restored from the stack at the end of the Interrupt Service Routine (ISR). The vector is fetched in parallel to the state saving, enabling efficient interrupt entry. The processor supports tail-chaining that enables back-to-back interrupts without the overhead of state saving and restoration. The following features enable efficient, low latency exception handling:

- Automatic state saving and restoring. The processor pushes state registers on the stack before entering the ISR, and pops them after exiting the ISR with no instruction overhead.

- Automatic reading of the vector table entry that contains the ISR address in code memory or data SRAM. This is performed in parallel to the state saving.

  Note

  Vector table entries are ARM/Thumb interworking compatible. This causes bit [0] of the vector value to load into the EPSR T-bit on exception entry. Creating a table entry with bit [0] clear generates an INVSTATE fault on the first instruction of the handler corresponding to this vector.

- Support for tail-chaining. In tail-chaining, the processor handles back-to-back interrupts without popping and pushing registers between ISRs.

- Dynamic reprioritization of interrupts.

- Closely-coupled interface between the processor core and the NVIC to enable early processing of interrupts and processing of late-arriving interrupts with higher priority.

- Configurable number of interrupts, from 1 to 240.

- Configurable number of interrupt priorities, from 3 to 8 bits (8 to 256 levels).

- Separate stacks and privilege levels for Handler and Thread modes.

- ISR control transfer using the calling conventions of the C/C++ standard ARM Architecture Procedure Call Standard (AAPCS).

- Priority masking to support critical regions.
--- Note ---

The number of interrupts, and bits of interrupt priority, are configured during implementation. Software can choose only to enable a subset of the configured number of interrupts, and can choose how many bits of the configured priorities to use.
5.2 Exception types

Various types of exceptions exist in the processor. A fault is an exception that results from an error condition because of instruction execution. Faults can be reported synchronously or asynchronously to the instruction that caused them. In general, faults are reported synchronously. The Imprecise Bus Fault is an asynchronous fault supported in the ARMv7-M profile. A synchronous fault is always reported with the instruction that caused the fault. An asynchronous fault does not guarantee how it is reported with respect to the instruction that caused the fault.

For more information on exceptions, see the *ARMv7-M Architecture Reference Manual*.

Table 5-1 shows the exception type, position, and priority. Position refers to the word offset from the start of the vector table. The lower numbers shown in the Priority column of the table are higher priority. How the types are activated, synchronously or asynchronously, is also shown. The exact meaning and use of priorities is explained in *Exception priority* on page 5-6.

<table>
<thead>
<tr>
<th>Exception type</th>
<th>Position</th>
<th>Priority</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>-</td>
<td>0</td>
<td>-</td>
<td>Stack top is loaded from first entry of vector table on reset.</td>
</tr>
<tr>
<td>Reset</td>
<td>1</td>
<td>–3 (highest)</td>
<td>Invoked on power up and warm reset. On first instruction, drops to lowest priority (Thread mode). This is asynchronous.</td>
</tr>
<tr>
<td>Non-maskable Interrupt</td>
<td>2</td>
<td>–2</td>
<td>Cannot be stopped or pre-empted by any exception but reset. This is asynchronous.</td>
</tr>
<tr>
<td>Hard Fault</td>
<td>3</td>
<td>–1</td>
<td>All classes of Fault, when the fault cannot activate because of priority or the Configurable Fault handler has been disabled. This is synchronous.</td>
</tr>
<tr>
<td>Memory Management</td>
<td>4</td>
<td>Configurable&lt;sup&gt;a&lt;/sup&gt;</td>
<td>Memory Protection Unit (MPU) mismatch, including access violation and no match. This is synchronous. This is used even if the MPU is disabled or not present, to support the Executable Never (XN) regions of the default memory map.</td>
</tr>
<tr>
<td>Bus Fault</td>
<td>5</td>
<td>Configurable&lt;sup&gt;b&lt;/sup&gt;</td>
<td>Pre-fetch fault, memory access fault, and other address/memory related. This is synchronous when precise and asynchronous when imprecise.</td>
</tr>
<tr>
<td>Usage Fault</td>
<td>6</td>
<td>Configurable</td>
<td>Usage fault, such as Undefined instruction executed or illegal state transition attempt. This is synchronous.</td>
</tr>
<tr>
<td>-</td>
<td>7-10</td>
<td>-</td>
<td>Reserved</td>
</tr>
<tr>
<td>Exception type</td>
<td>Position</td>
<td>Priority</td>
<td>Description</td>
</tr>
<tr>
<td>---------------</td>
<td>----------</td>
<td>-----------</td>
<td>---------------------------------------------------------------------------------------------------------------------------------------------</td>
</tr>
<tr>
<td>SVCall</td>
<td>11</td>
<td>Configurable</td>
<td>System service call with SVC instruction. This is synchronous.</td>
</tr>
<tr>
<td>Debug Monitor</td>
<td>12</td>
<td>Configurable</td>
<td>Debug monitor, when not halting. This is synchronous, but only active when enabled. It does not activate if lower priority than the current activation.</td>
</tr>
<tr>
<td>-</td>
<td>13</td>
<td>-</td>
<td>Reserved</td>
</tr>
<tr>
<td>PendSV</td>
<td>14</td>
<td>Configurable</td>
<td>Pendable request for system service. This is asynchronous and only pended by software.</td>
</tr>
<tr>
<td>SysTick</td>
<td>15</td>
<td>Configurable</td>
<td>System tick timer has fired. This is asynchronous.</td>
</tr>
<tr>
<td>External Interrupt</td>
<td>16 and above</td>
<td>Configurable</td>
<td>Asserted from outside the core, INTISR[239:0], and fed through the NVIC (prioritized). These are all asynchronous.</td>
</tr>
</tbody>
</table>

a. You can change the priority of this exception. See System Handler Priority Registers bit assignments on page 8-28. Settable is an NVIC priority value of 0 to N, where N is the largest priority value implemented. Internally, the highest user-settable priority (0) is treated as 4.

b. You can enable or disable this fault. See System Handler Control and State Register bit assignments on page 8-29.
5.3 Exception priority

Table 5-2 shows how priority affects when and how the processor takes an exception. It lists the actions an exception can take based on priority.

<table>
<thead>
<tr>
<th>Action</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>Pre-emption</td>
<td>New exception has higher priority than current exception priority or thread and interrupts current flow. This is the response to a pended interrupt, causing entry to an ISR if the pended interrupt is higher priority than the active ISR or thread. When one ISR pre-empts another, the interrupts are nested. On exception entry the processor automatically saves processor state, which is pushed on to the stack. In parallel with this, the vector corresponding to the interrupt is fetched. Execution of the first instruction of the ISR starts when processor state is saved and the first instruction of the ISR enters the execute stage of the processor pipeline. The state saving is performed over the System bus and DCode bus. The vector fetch is performed over either the System bus or the ICode bus depending on where the vector table is located, see Vector Table Offset Register on page 8-20.</td>
</tr>
<tr>
<td>Tail-chain</td>
<td>A mechanism used by the processor to speed up interrupt servicing. On completion of an ISR, if there is a pending interrupt of higher priority than the ISR or thread that is being returned to, the stack pop is skipped and control is transferred to the new ISR.</td>
</tr>
<tr>
<td>Return</td>
<td>With no pending exceptions or no pending exceptions with higher priority than a stacked ISR, the processor pops the stack and returns to stacked ISR or Thread Mode. On completion of an ISR the processor automatically restores the processor state by popping the stack to the state prior to the interrupt that caused the ISR to be entered. If a new interrupt arrives during the state restoration, and that interrupt is of higher priority than the ISR or thread that is being returned to, then the state restoration is abandoned and the new interrupt is handled as a tail-chain.</td>
</tr>
<tr>
<td>Late-arriving</td>
<td>A mechanism used by the processor to speed up pre-emption. If a higher priority interrupt arrives during state saving for a previous pre-emption, the processor switches to handling the higher priority interrupt instead and initiates the vector fetch for that interrupt. The state saving is not effected by late arrival because the state saved is the same for both interrupts, and the state saving continues uninterrupted. Late arriving interrupts are managed until the first instruction of the ISR enters the execute stage of the processor pipeline. On return, the normal tail-chaining rules apply.</td>
</tr>
</tbody>
</table>

In the processor exception model, priority determines when and how the processor takes exceptions. You can:

- assign software priority levels to interrupts
- group priorities by splitting priority levels into pre-emption priorities and subpriorities.
5.3.1 Priority levels

The NVIC supports software-assigned priority levels. You can assign a priority level from 0 to 255 to an interrupt by writing to the eight-bit PRI_N field in an Interrupt Priority Register, see Interrupt Priority Registers on page 8-16. Hardware priority decreases with increasing interrupt number. Priority level 0 is the highest priority level, and priority level 255 is the lowest. The priority level overrides the hardware priority. For example, if you assign priority level 1 to IRQ[0] and priority level 0 to IRQ[31], then IRQ[31] has higher priority than IRQ[0].

Note
Software prioritization does not affect reset, Non-Maskable Interrupt (NMI), and hard fault. They always have higher priority than the external interrupts.

When multiple interrupts have the same priority number, the pending interrupt with the lowest interrupt number takes precedence. For example, if both IRQ[0] and IRQ[1] are priority level 1, then IRQ[0] has higher priority than IRQ[1].

For more information on the PRI_N fields, see Interrupt Priority Registers on page 8-16.

5.3.2 Priority grouping

To increase priority control in systems with large numbers of interrupts, the NVIC supports priority grouping. You can use the PRIGROUP field in the Application Interrupt and Reset Control Register on page 8-21 to split the value in every PRI_N field into a pre-emption priority field and a subpriority field. The pre-emption priority group is referred to as the group priority. Where multiple pending exceptions share the same group priority, the sub-priority bit field resolves the priority within a group. This is referred to as the sub-priority within the group. The combination of the group priority and the sub-priority is referred to generally as the priority. Where two pending exceptions have the same priority, the lower pending exception number has priority over the higher pending exception number. This is consistent with the priority precedence scheme.
Table 5-3 shows how writing to PRIGROUP splits an eight bit PRI_N field into a pre-emption priority field (x) and a subpriority field (y).

### Table 5-3 Priority grouping

<table>
<thead>
<tr>
<th>PRIGROUP[2:0]</th>
<th>Binary point position</th>
<th>Pre-emption field</th>
<th>Subpriority field</th>
<th>Number of pre-emption priorities</th>
<th>Number of subpriorities</th>
</tr>
</thead>
<tbody>
<tr>
<td>b000</td>
<td>bxxxxxxxx.y</td>
<td>[7:1]</td>
<td>[0]</td>
<td>128</td>
<td>2</td>
</tr>
<tr>
<td>b001</td>
<td>bxxxxxxxx.yy</td>
<td>[7:2]</td>
<td>[1:0]</td>
<td>64</td>
<td>4</td>
</tr>
<tr>
<td>b010</td>
<td>bxxxxxx.yyy</td>
<td>[7:3]</td>
<td>[2:0]</td>
<td>32</td>
<td>8</td>
</tr>
<tr>
<td>b011</td>
<td>bxxxxx.yyyy</td>
<td>[7:4]</td>
<td>[3:0]</td>
<td>16</td>
<td>16</td>
</tr>
<tr>
<td>b100</td>
<td>bxxx.yyyyyy</td>
<td>[7:5]</td>
<td>[4:0]</td>
<td>8</td>
<td>32</td>
</tr>
<tr>
<td>b101</td>
<td>bxx.yyyyyyy</td>
<td>[7:6]</td>
<td>[5:0]</td>
<td>4</td>
<td>64</td>
</tr>
<tr>
<td>b110</td>
<td>bx.yyyyyyyy</td>
<td>[7]</td>
<td>[6:0]</td>
<td>2</td>
<td>128</td>
</tr>
<tr>
<td>b111</td>
<td>b.yyyyyyyyy</td>
<td>None</td>
<td>[7:0]</td>
<td>0</td>
<td>256</td>
</tr>
</tbody>
</table>

--- **Note** ---

- Table 5-3 shows the priorities for the processor configured with eight bits of priority.
- For a processor configured with less than eight bits of priority, the lower bits of the register are always 0. For example, if four bits of priority are implemented, PRI_N[7:4] sets the priority, and PRI_N[3:0] is 4'b0000.

An interrupt can pre-empt another interrupt in progress only if its pre-emption priority is higher than that of the interrupt in progress.

For more information on priority optimizations, priority level grouping, and priority masking, see the *ARMv7-M Architecture Reference Manual*. 
### 5.4 Privilege and stacks

The processor supports two separate stacks:

**Process stack**

You can configure Thread mode to use the process stack. Thread mode uses the main stack out of reset. SP_process is the Stack Pointer (SP) register for the process stack.

**Main stack**

Handler mode uses the main stack. SP_main is the SP register for the main stack.

Only one stack, the process stack or the main stack, is visible at any time. After pushing the eight registers, the ISR uses the main stack, and all subsequent interrupt pre-emption use the main stack. The stack that saves context is as follows:

- Thread mode uses either the main stack or the process stack, depending on the value of the CONTROL bit [1] that Move to Status Register (MSR) or Move to Register from Status (MRS) can access. Appropriate EXC_RETURN values can also set this bit when exiting an ISR. An exception that pre-empts a user thread saves the context of the user thread on the stack that the Thread mode is using.

- All exceptions use the main stack for their own local variables.

Using the process stack for the Thread mode and the main stack for exceptions supports Operating System (OS) scheduling. To reschedule, the kernel only requires to save the eight registers not pushed by hardware, r4-r11, and to copy SP_process into the Thread Control Block (TCB). If the processor saved the context on the main stack, the kernel would have to copy the 16 registers to the TCB.

---

**Note**

MSR and MRS instructions have visibility of both stacks.

---

### 5.4.1 Stacks

The stack model is independent of privileged mode, that is, Thread mode can use the process or main stack and be in user or privileged mode. All four combinations of stack and privilege are possible. For a basic protected thread model, the user threads run in Thread mode using the process stack, and the kernel and the interrupts run privileged using the main stack.
Note

Privilege alone does not prevent corruption of stacks, whether malicious or accidental. A memory protection scheme of one form or another is required to isolate the user code. That is, you must prevent the user code from writing to memory it does not own, including other stacks.

5.4.2 Privilege

Privilege controls access rights, and is decoupled from all other concepts in ARMv7-M. Code can be privileged, with full access rights, or unprivileged, with limited access rights. Access rights affect ability to:

- Use or not use certain instructions such as MSR fields.
- Access System Control Space (SCS) registers.
- Access memory or peripherals, based on system design. The processor indicates to the system whether the code making an access is privileged and so the system can enforce restrictions on non-privileged access.
- Access rules to memory locations based on an MPU. When fitted with an MPU, the access restrictions can control what memory can be read, written, and executed.

Only Thread mode can be unprivileged. All exceptions are privileged.
5.5 Pre-emption

The following sections describe the behavior of the processor when it takes an exception:

- Stacking
- Late-arriving on page 5-15
- Tail-chaining on page 5-14.

5.5.1 Stacking

When the processor invokes an exception, it automatically pushes the following eight registers to the SP in the following order:

- Program Counter (PC)
- Processor Status Register (xPSR)
- r0-r3
- r12
- Link Register (LR).

The SP is decremented by eight words by the completion of the stack push. Figure 5-1 shows the contents of the stack after an exception pre-empts the current program flow.

![Figure 5-1 Stack contents after a pre-emption](image)

**Note**

- Figure 5-1 shows the order on the stack.
- If STKALIGN is set in the Configuration Control Register then an extra word can be inserted before the stacking takes place. See Configuration Control Register on page 8-25.

After returning from the ISR, the processor automatically pops the eight registers from the stack. Interrupt return is passed as a data field in the LR, so ISR functions can be normal C/C++ functions, and do not require a veneer.
Table 5-4 describes the steps that the processor takes before it enters an ISR.

<table>
<thead>
<tr>
<th>Action</th>
<th>Restartable?</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>Push eight registers(^a)</td>
<td>No.</td>
<td>Pushes xPSR, PC, r0, r1, r2, r3, r12, and LR on selected stack.</td>
</tr>
<tr>
<td>Read vector table</td>
<td>Yes. Late-arriving exception can cause restart.</td>
<td>Reads vector table from memory based on table base + (exception number 4). Read on the ICode bus can be done simultaneously with register pushes on the DCode bus.</td>
</tr>
<tr>
<td>Read SP from vector table</td>
<td>No.</td>
<td>On Reset only, updates SP to top of stack from vector table. Other exceptions do not modify SP except to select stack, push, and pop.</td>
</tr>
<tr>
<td>Update PC</td>
<td>No.</td>
<td>Updates PC with vector table read location. Late-arriving exceptions cannot be processed until the first instruction starts to execute.</td>
</tr>
<tr>
<td>Load pipeline</td>
<td>Yes. Pre-emption reloads pipeline from new vector table read.</td>
<td>Loads instructions from location pointed to by vector table. This is done in parallel with register push.</td>
</tr>
<tr>
<td>Update LR</td>
<td>No.</td>
<td>LR is set to EXC_RETURN to exit from exception. EXC_RETURN is one of 16 values as defined in ARMv7-M Architecture Reference Manual.</td>
</tr>
</tbody>
</table>

\(^a\) When tail-chaining, this step is skipped.

Figure 5-2 on page 5-13 shows an example of exception entry timing.
The NVIC indicates to the processor core, in the cycle after INTISR[2] was received, that an interrupt has been received, and the processor initiates the stack push and vector fetch in the following cycle.

When the stack push has completed, the first instruction of the ISR enters the execute stage of the pipeline. In the cycle that the ISR enters execute:

- **ETMINSTAT[2:0]** indicates that the ISR has been entered (3'b001). This is a 1-cycle pulse.
- **CURRPRI[7:0]** indicates the priority of the active interrupt. CURRPRI remains asserted throughout the duration of the ISR. CURRPRI becomes valid when ETMINTSTAT indicates that the ISR has been entered (3'b001).
- **ETMINTNUM[8:0]** indicates the number of the active interrupt. ETMINTNUM remains asserted throughout the duration of the ISR. ETMINTNUM becomes valid when ETMINTSTAT indicates that the ISR has been entered (3'b001). Prior to that it indicates which ISR is being fetched.

Figure 5-2 shows that there is a 12-cycle latency from asserting the interrupt to the first instruction of the ISR executing.
5.6 Tail-chaining

Tail-chaining is back-to-back processing of exceptions without the overhead of state saving and restoration between interrupts. The processor skips the pop of eight registers and push of eight registers when exiting one ISR and entering another because this has no effect on the stack contents.

The processor tail-chains if a pending interrupt has higher priority than all stacked exceptions.

Figure 5-3 shows an example of tail-chaining. If a pending interrupt has higher priority than the highest-priority stacked exception, the stack push or pop is omitted, and the processor immediately fetches the vector for the pending interrupt. The ISR that is tail-chained into starts execution six cycles after exiting the previous ISR.

![Diagram showing tail-chaining timing](image)

Figure 5-3 Tail-chaining timing

On return from the last ISR, INTISR[2] is of higher priority than any stacked ISR, or other pended interrupt, and so the processor tail-chains to the ISR corresponding to INTISR[2]. In the cycle that the ISR for INTISR[2] enters execute:

- **ETMINSTAT[2:0]** indicates that the ISR has been entered (3'b001). This is a 1-cycle pulse.
- **CURRPRI[7:0]** indicates the priority of the active interrupt. CURRPRI remains asserted throughout the duration of the ISR.
- **ETMINTNUM[8:0]** indicates the number of the active interrupt. ETMINTNUM remains asserted throughout the duration of the ISR.

Figure 5-3 shows that there is a 6-cycle latency when returning from the last ISR to executing the new ISR.
5.7 Late-arriving

A late-arriving interrupt can pre-empt a previous interrupt if the first instruction of the previous ISR has not entered the Execute stage, and the late-arriving interrupt has a higher priority than the previous interrupt.

A late-arriving interrupt causes a new vector address fetch and ISR prefetch. State saving is not performed for the late-arriving interrupt because it has already been performed for the initial interrupt and so does not have to be repeated.

Figure 5-4 shows an example of late-arriving interrupts.

![Figure 5-4 Late-arriving exception timing](image)

In Figure 5-4, INTISR[8] pre-empts INTISR[2]. The state saving for INTISR[2] is already done and is not required to be repeated. Figure 5-4 shows the latest point at which INTISR[8] can pre-empt before the first instruction of the ISR for INTISR[2] enters Execute stage. A higher priority interrupt after that point is managed as a pre-emption.
Figure 5-4 on page 5-15 shows the latest point at which \texttt{INTISR[9]} can pre-empt before the first instruction of the ISR for \texttt{INTISR[8]} enters Fetch stage. The ISR fetch for \texttt{INTISR[8]} is aborted when \texttt{INTISR[9]} is received, and the processor then initiates the vector fetch for \texttt{INTISR[9]}. A higher priority interrupt after that point is managed as pre-emption.

In the cycle that the ISR for \texttt{INTISR[9]} enters execute:

- \texttt{ETMINSTAT[2:0]} indicates that the ISR has been entered (3'b001). This is a 1-cycle pulse.
- \texttt{CURRPRI[7:0]} indicates the priority of the active interrupt. \texttt{CURRPRI} remains asserted throughout the duration of the ISR.
- \texttt{ETMINTNUM[8:0]} indicates the number of the active interrupt. \texttt{ETMINTNUM} remains asserted throughout the duration of the ISR.
5.8 Exit

The last instruction of an ISR loads the PC with value $0xFFFFFFFFF$ that was LR on exception entry. This indicates to the processor that the ISR is complete, and the processor initiates the exception exit sequence. See Returning the processor from an ISR on page 5-18 for the instructions that you can use to return the processor from an ISR.

5.8.1 Exception exit

When returning from an exception, the processor is either:

- tail-chaining to a pending exception if the pending exception is of higher priority than all stacked exceptions
- returning to the last stacked ISR if there are no pending exceptions or if the highest priority stacked exception is of higher priority than the highest priority pending exception
- returning to the Thread mode if there are no pending or stacked exceptions.

Table 5-5 describes the postamble sequence.

<table>
<thead>
<tr>
<th>Action</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>Pop eight registers</td>
<td>Pops PC, xPSR, r0, r1, r2, r3, r12 and LR from stack selected by EXC_RETURN and adjusts SP, if not pre-empted.</td>
</tr>
<tr>
<td>Load current active interrupt numbera and reverse stack-alignment adjustment</td>
<td>Loads current active interrupt number from bits [8:0] of stacked IPSR word. The processor uses this to track which exception to return to and to clear the activation bit on return. When bits [8:0] are zero, the processor returns to Thread Mode.</td>
</tr>
<tr>
<td>Select SP</td>
<td>If returning to an exception, SP is SP_main. If returning to Thread Mode, SP can be SP_main or SP_process.</td>
</tr>
</tbody>
</table>

a. Because of dynamic priority changes, the NVIC uses interrupt numbers instead of interrupt priorities to determine which ISR is current.

Figure 5-5 on page 5-18 shows an example of exception exit timing.
**Figure 5-5 Exception exit timing**

**ETMINSTAT** indicates:

- 3'b010 to show that the ISR has exited. **ETMINTNUM** shows the number of the ISR that exited.

- 3'b011 in the cycle after interrupt exit if a previous stacked ISR is being returned to. **ETMINTNUM** shows the number of the interrupt that is being returned to.

--- **Note** ---

If a higher priority exception occurs during the stack pop, the processor abandons the stack pop, rewinds the stack pointer, and services the exception as a tail-chain case.

### 5.8.2 Returning the processor from an ISR

Exception returns occur when one of the following instructions loads a value of 0xFFFFFFFX into the PC:

- POP/LDM which includes loading the PC
- LDR with PC as a destination
- BX with any register.
When used in this way, the value written to the PC is intercepted and is referred to as the `EXC_RETURN` value. `EXC_RETURN[3:0]` provides return information as defined in Table 5-6.

<table>
<thead>
<tr>
<th><code>EXC_RETURN[3:0]</code></th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>0bXXX0</td>
<td>Reserved.</td>
</tr>
</tbody>
</table>
| 0b0001            | Return to Handler mode.  
Exception return gets state from the main stack.  
On return execution uses the main stack. |
| 0b0011            | Reserved.   |
| 0b01X1            | Reserved.   |
| 0b1001            | Return to Thread mode.  
Exception return gets state from the main stack.  
On return execution uses the main stack. |
| 0b1101            | Return to Thread mode.  
Exception return gets state from the process stack.  
On return execution uses the process stack. |
| 0b1X11            | Reserved.   |

Reserved entries in this table result in a chained exception to a Usage Fault.

If an `EXC_RETURN` value is loaded into the PC when in Thread mode, or from the vector table, or by any other instruction, the value is treated as an address, not as a special value. This address range is defined to have *Execute Never* (XN) permissions, and results in a MemManage fault.
5.9 Resets

The NVIC is reset at the same time as the core and controls the release of reset into the core. As a result, the behavior of reset is predictable. Table 5-7 shows the reset behavior.

<table>
<thead>
<tr>
<th>Action</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>NVIC resets, holds core in reset</td>
<td>NVIC clears most of its registers. The processor is in Thread mode, priority is privileged, and the stack is set to Main.</td>
</tr>
<tr>
<td>NVIC releases core from reset</td>
<td>NVIC releases core from reset.</td>
</tr>
<tr>
<td>Core sets stack</td>
<td>Core reads the start SP, SP_main, from vector-table offset 0.</td>
</tr>
<tr>
<td>Core sets PC and LR</td>
<td>Core reads the start PC from vector-table offset. LR is set to 0xFFFFFFFF.</td>
</tr>
<tr>
<td>Reset routine runs</td>
<td>NVIC has interrupts disabled, and NMI and Hard Fault are not disabled.</td>
</tr>
</tbody>
</table>

For more information about resets, see Chapter 6 Clocking and Resets.

5.9.1 Vector Table and Reset

The vector table at location 0 is only required to have four values:
- stack top address
- reset routine location
- NMI ISR location
- Hard Fault ISR location.

When interrupts are enabled, the vector table regardless of location, points to all mask-enabled exceptions. Also, the SVCall ISR location is populated if the SVC instruction is used.

An example of a full vector table:

```c
unsigned int stack_base[STACK_SIZE];
void ResetISR(void);
void NmiISR(void);

ISR_VECTOR_TABLE vector_table_at_0
{
    stack_base + sizeof(stack_base),
    ResetISR,
    NmiISR,
    FaultISR,
    0, // Populate if using MemManage (MPU)
```
0, // Populate if using Bus fault
0, // Populate if using Usage Fault
0, 0, 0, 0, // reserved slots
SVCallISR,
0, // Populate if using a debug monitor
0, // Reserved
0, // Populate if using pendable service request
0, // Populate if using SysTick
// external interrupts start here
Timer1ISR,
GpioInISR
GpioOutISR,
I2CIsr
);

5.9.2 Intended boot-up sequence

A normal reset routine follows the steps shown in Table 5-8. A C/C++ runtime can perform the first three steps and then call main().

<table>
<thead>
<tr>
<th>Action</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>Initialize variables</td>
<td>Any global/static variables must be setup. This includes initializing the BSS variable to 0, and copying initial values from ROM to RAM for non-constant variables.</td>
</tr>
<tr>
<td>[Setup stacks]</td>
<td>If more than one stack is be used, the other banked SPs must be initialized. The current SP can also be changed to Process from Main.</td>
</tr>
<tr>
<td>Initialize any runtime</td>
<td>Optionally make calls to C/C++ runtime init code to enable use of heap, floating point, or other features. This is normally done by __main from the C/C++ library.</td>
</tr>
<tr>
<td>[Initialize any peripherals]</td>
<td>Setup peripherals before interrupts are enabled. This can call to setup each peripheral to be used in the application.</td>
</tr>
<tr>
<td>[Switch ISR vector table]</td>
<td>Optionally change vector table from Code area, @0, to a location in SRAM. This is only done to optimize performance or enable dynamic changes.</td>
</tr>
<tr>
<td>[Setup Configurable Faults]</td>
<td>Enable Configurable faults and set their priorities.</td>
</tr>
<tr>
<td>Setup interrupts</td>
<td>Setup priority levels and masks.</td>
</tr>
</tbody>
</table>

Table 5-8 Reset boot-up behavior
Example of reset routine

The reset routine is responsible for starting up the application and then enabling interrupts. There are three methods for involving the reset ISR after interrupt processing is performed. This is called the main loop part of the Reset ISR and the three examples are shown in Example 5-1, Example 5-2 on page 5-23, and Example 5-3 on page 5-23.

Example 5-1 Reset routine with pure sleep on exit (Reset routine does no main loop work)

```c
void reset()
{
    // do setup work (initialize variables, initialize runtime if wanted,
    setup peripherals, etc)
    nvic[INT_ENA] = 1;    // enable interrupts
    nvic_regs[NV_SLEEP] |= NVSLEEP_ON_EXIT; // will not normally come back after
                                                   // 1st exception

    while (1)
    wfi();
}
```
Example 5-2 Reset routine with selected Sleep model using WFI

```c
void reset()
{
    extern volatile unsigned exc_req;
    // do setup work (initialize variables, initialize runtime if wanted,
    setup peripherals, etc)
    nvic[INT_ENA] = 1; // enable interrupts
    while (1)
    {
        // do some work for (exc_req = FALSE; exc_req == FALSE; )
        wfi(); // sleep now - wait for interrupt
        // do some post exception checking/cleanup
    }
}
```

Example 5-3 Reset routine with selected Sleep on exit cancelled by ISRs that require attention

```c
void reset()
{
    // do setup work (initialize variables, initialize runtime if wanted,
    setup peripherals, etc)
    nvic[INT_ENA] = 1; // enable interrupts
    while (1)
    {
        // We are slept until an exception clears sleep on exit state so that we
        can post-process/cleanup.
        nvic_regs[NV_SLEEP] |= NVSLEEP_ON_EXIT;
        while (nvic_regs[NV_SLEEP] & NVSLEEP_ON_EXIT)
            wfi(); // sleep now - wait for interrupt which clears
        // do some post exception checking/cleanup
    }
}
```

--- Note

An executive is not required in the Reset routine because an ISR activation can enact priority level changes. This ensures faster response to changing loads, and uses priority boosting, to solve priority inversions, to ensure fine grain support. Thread mode is used for the user code for *Real Time Operating System* (RTOS) models using threads and privilege.

---
5.10 Exception control transfer

The processor transfers control to an ISR following the rules shown in Table 5-9.

Table 5-9 Transferring to exception processing

<table>
<thead>
<tr>
<th>Processor activity at assertion of exception</th>
<th>Transfer to exception processing</th>
</tr>
</thead>
<tbody>
<tr>
<td>Non-memory instruction</td>
<td>Takes exception on completion of cycle, before the next instruction.</td>
</tr>
<tr>
<td>Load/store single</td>
<td>Completes or abandons depending on bus status. Takes exception on the next cycle, depending on the bus wait states.</td>
</tr>
<tr>
<td>Load/store multiple</td>
<td>Completes or abandons current register and sets continuation counter into EPSR. Takes exception on the next cycle, depending on bus permission and Interruptible-Continuable Instruction (ICI) rules. For more information on ICI rules, see the ARMv7-M Architecture Reference Manual.</td>
</tr>
<tr>
<td>Exception entry</td>
<td>This is a late-arriving exception. If it has higher priority than the exception being entered, then the processor cancels the exception entry actions and takes the late-arriving exception. Late arriving results in a decision change (vector table) at interrupt processing time. When you enter a new handler, that is the first ISR instruction, normal pre-emption rules apply, and it is no longer classed as a late-arrival.</td>
</tr>
<tr>
<td>Tail-chaining</td>
<td>This is a late-arriving exception. If it has higher priority than the one being tail-chained, the processor cancels the preamble and takes the late-arriving exception.</td>
</tr>
<tr>
<td>Exception postamble</td>
<td>If the new exception has higher priority than the stacked exception to which the processor is returning, the processor tail-chains the new exception.</td>
</tr>
</tbody>
</table>
5.11 Setting up multiple stacks

To implement multiple stacks, the application must take these actions:

- use the MSR instruction to set up the Process_SP register
- if using an MPU, protect the stacks appropriately
- initialize the stack and privilege of the Thread mode.

If the privilege of Thread mode is changed from privileged to user, only another ISR, such as SVCall, can change the privilege back from user to privileged.

The stack in Thread mode can be changed from main to process or from process to main, but doing so affects its access to the local variables of the thread. It is better to have another ISR change the stack used in Thread mode. The following shows an example boot sequence:

1. Call setup routine to:
   a. Set up other stacks using MSR.
   b. Enable the MPU to support base regions, if any.
   c. Invoke all boot routines.
   d. Return from setup routine.

2. Change Thread mode to unprivileged.

3. Use SVC to invoke the kernel. Then the kernel:
   a. Starts threads.
   b. Uses MRS to read the SP for the current user thread and save it in its TCB.
   c. Uses MSR to set the SP for the next thread. This is usually SP_process.
   d. Sets up the MPU for the newly current thread, if necessary.
   e. Returns into the newly current thread.

Example 5-4 shows a modification to the EXC_RETURN value in the ISR to return using PSP.

### Example 5-4 Modification to the EXC_RETURN value in the ISR

```
; First time use of PSP, run from a Handler with RETTOBASE == 1
LDR r0, PSPValue       ; acquire value for new Process stack
MSR PSP, r0            ; set Process stack value
ORR lr, lr, #4         ; change EXC_RETURN for return on PSP
BX lr                  ; return from Handler to Thread
```

Example 5-5 on page 5-26 shows how to implement a simple context switcher after the switch to Thread on PSP.
Example 5-5 Implement a simple context switcher

; Example Context Switch (Assumes Thread is already on PSP)

MRS r12, PSP ; Recover PSP into R12
STMDB r12!, {r4-r11, LR} ; Push non-stack registers
LDR r0, =OldPSPValue ; Get pointer to old Thread Control Block
LDR r12, [r0] ; Store SP into Thread Control Block
LDR r0, =NewPSPValue ; Get pointer to new Thread Control Block
LDR r12, [r0] ; Acquire new Process SP
LDMIA r12!, {r4-r11, LR} ; Restore non-stacked registers
MSR PSP, r12 ; Set PSP to R12
BX lr ; Return back to Thread

Note

In Example 5-4 on page 5-25 and Example 5-5, the only time the decision to move Thread from MSP to PSP can be made, or the non-stacked registers can be guaranteed not to have been modified by a stacked Handler, is when there is only one active ISR/Handler.
5.12 Abort model

Four events can generate a fault:

- An instruction fetch or vector table load bus error.
- A data access bus error.
- Internally-detected error such as an undefined instruction or an attempt to change state with a BX instruction. Fault status registers in the NVIC indicate the causes of the faults.
- MPU fault as a result of privilege violation or unmanaged region.

There are two kinds of fault handler:

- the fixed-priority Hard Fault
- the settable-priority local faults.

5.12.1 Hard Fault

Only Reset and NMI can pre-empt the fixed priority Hard Fault. A Hard Fault can pre-empt any other exception other than Reset NMI or another Hard Fault.

Note

Code that uses FAULTMASK acts as a Hard Fault and so follows the same rules as a Hard Fault.

Secondary bus faults do not escalate because a pre-empting fault of the same type cannot pre-empt itself. This means that if a corrupted stack causes a fault, the fault handler still executes even though the stack pushes for the handler failed. The fault handler can operate, but the stack contents are corrupted.

5.12.2 Local faults and escalation

Local faults are categorized according to their cause. See Table 5-10 on page 5-28. When enabled, local fault handlers process all normal faults. However, a local fault escalates to a Hard Fault when:

- A local fault handler causes the same kind of fault as the one it is servicing.
- A local fault handler causes a fault with the same or higher priority.
- An exception handler causes a fault with the same or higher priority.
- The local fault is not enabled.
Table 5-10 lists the local faults.

<table>
<thead>
<tr>
<th>Fault</th>
<th>Bit name</th>
<th>Handler</th>
<th>Notes</th>
<th>Trap enable bit</th>
</tr>
</thead>
<tbody>
<tr>
<td>Reset</td>
<td>Reset cause</td>
<td>Reset</td>
<td>Any form of reset.</td>
<td>RESETVCATCH</td>
</tr>
<tr>
<td>Vector Read error</td>
<td>VECTTBL</td>
<td>HardFault</td>
<td>Bus error returned when reading the vector table entry.</td>
<td>INTERR</td>
</tr>
<tr>
<td>uCode stack push error</td>
<td>STKERR</td>
<td>BusFault</td>
<td>Failure when saving context using hardware - bus error returned.</td>
<td>INTERR</td>
</tr>
<tr>
<td>uCode stack push error</td>
<td>MSTKERR</td>
<td>MemManage</td>
<td>Failure when saving context using hardware - MPU access violation.</td>
<td>INTERR</td>
</tr>
<tr>
<td>uCode stack pop error</td>
<td>UNSTKERR</td>
<td>BusFault</td>
<td>Failure when restoring context using hardware - bus error returned.</td>
<td>INTERR</td>
</tr>
<tr>
<td>uCode stack pop error</td>
<td>MUNSKE RR</td>
<td>MemManage</td>
<td>Failure when restoring context using hardware - MPU access violation.</td>
<td>INTERR</td>
</tr>
<tr>
<td>Escalated to Hard Fault</td>
<td>FORCED</td>
<td>HardFault</td>
<td>Fault occurred and handler is equal or higher priority than current, including fault within fault when priority does not enable, or Configurable fault disabled. Includes SVC, BKPT and other kinds of faults.</td>
<td>HARDERR</td>
</tr>
<tr>
<td>MPU mismatch</td>
<td>DACCVIOL</td>
<td>MemManage</td>
<td>Violation or fault on MPU as a result of data access.</td>
<td>MMERR</td>
</tr>
<tr>
<td>MPU mismatch</td>
<td>IACCVIOL</td>
<td>MemManage</td>
<td>Violation or fault on MPU as a result of instruction address.</td>
<td>MMERR</td>
</tr>
<tr>
<td>Pre-fetch error</td>
<td>IBUSERR</td>
<td>BusFault</td>
<td>Bus error returned because of instruction fetch. Faults only if makes it to execute. Branch shadow can fault and be ignored.</td>
<td>BUSERR</td>
</tr>
<tr>
<td>Precise data bus error</td>
<td>PRECISERR</td>
<td>BusFault</td>
<td>Bus error returned because of data access, and was precise, points to instruction.</td>
<td>BUSERR</td>
</tr>
<tr>
<td>Fault</td>
<td>Bit name</td>
<td>Handler</td>
<td>Notes</td>
<td>Trap enable bit</td>
</tr>
<tr>
<td>---------------------------</td>
<td>-------------</td>
<td>---------</td>
<td>----------------------------------------------------------------------</td>
<td>-----------------</td>
</tr>
<tr>
<td>Imprecise data bus error</td>
<td>IMPRECISERR</td>
<td>BusFault</td>
<td>Late bus error because of data access. Exact instruction is no longer known. This is pended and not synchronous. It does not cause FORCED.</td>
<td>BUSERR</td>
</tr>
<tr>
<td>No Coprocessor</td>
<td>NOCP</td>
<td>UsageFault</td>
<td>Truly does not exist, or not present bit.</td>
<td>NOCPERR</td>
</tr>
<tr>
<td>Undefined Instruction</td>
<td>UNDEFINSTR</td>
<td>UsageFault</td>
<td>Unknown instruction.</td>
<td>STATERR</td>
</tr>
<tr>
<td>Attempt to execute an instruction when in an invalid ISA state. For example, not Thumb</td>
<td>INVSTATE</td>
<td>UsageFault</td>
<td>Attempt to execute in an invalid EPSR state. For example, after a BX type instruction has changed state. This includes states after return from exception including inter-working states.</td>
<td>STATERR</td>
</tr>
<tr>
<td>Return to PC=EXC_RETURN when not enabled or with invalid magic number</td>
<td>INVPC</td>
<td>UsageFault</td>
<td>Illegal exit, caused either by an illegal EXC_RETURN value, an EXC_RETURN and stacked EPSR value mismatch, or an exit while the current EPSR is not contained in the list of currently active exceptions.</td>
<td>STATERR</td>
</tr>
<tr>
<td>Illegal unaligned load or store</td>
<td>UNALIGNED</td>
<td>UsageFault</td>
<td>This occurs when any load-store multiple instruction attempts to access a non-word aligned location. It can be enabled to occur for any load-store that is unaligned to its size using the UNALIGN_TRP bit.</td>
<td>CHKERR</td>
</tr>
<tr>
<td>Divide By 0</td>
<td>DIVBYZERO</td>
<td>UsageFault</td>
<td>This can be enabled to occur when SDIV or UDIV is executed with a divisor of 0, and the DIV_0_TRP bit is set.</td>
<td>CHKERR</td>
</tr>
<tr>
<td>SVC</td>
<td>-</td>
<td>SVCall</td>
<td>System request (Service Call).</td>
<td>-</td>
</tr>
</tbody>
</table>
Table 5-11 shows debug faults.

<table>
<thead>
<tr>
<th>Fault</th>
<th>Flag</th>
<th>Notes</th>
<th>Trap enable bit</th>
</tr>
</thead>
<tbody>
<tr>
<td>Internal halt request</td>
<td>HALTED</td>
<td>NVIC request from, for example, step, core halt</td>
<td>-</td>
</tr>
<tr>
<td>Breakpoint</td>
<td>BKPT</td>
<td>SW breakpoint from patched instruction or FPB</td>
<td>-</td>
</tr>
<tr>
<td>Watchpoint</td>
<td>DWTTRAP</td>
<td>Watchpoint match in DWT</td>
<td>-</td>
</tr>
<tr>
<td>External</td>
<td>EXTERNAL</td>
<td>EDBGRQ line asserted</td>
<td>-</td>
</tr>
<tr>
<td>Vector catch</td>
<td>VCATCH</td>
<td>Vector catch triggered. Corresponding FSR contains the primary cause of the exception.</td>
<td>VC_xxx bit(s) or RESETVCATCH set</td>
</tr>
</tbody>
</table>

### 5.12.3 Fault status registers and fault address registers

Each fault has a fault status register with a flag for that fault.

There are:

- three configurable fault status registers that correspond to the three configurable fault handlers
- one hard fault status register
- one debug fault status register.

Depending on the cause, one of the five status registers has a bit set.

There are two Fault Address Registers (FAR):

- *Bus Fault Address Register (BFAR)*
- *Memory Fault Address Register (MFAR)*

A flag in the corresponding fault status register indicates when the address in the fault address register is valid.

--- Note ---

BFAR and MFAR are the same physical register. Because of this, the BFARVALID and MFARVALID bits are mutually exclusive.

---

Table 5-12 on page 5-31 shows the fault status registers and two fault address registers.
### Table 5-12 Fault status and fault address registers

<table>
<thead>
<tr>
<th>Status Register name</th>
<th>Handler</th>
<th>Address Register name</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>HFSR</td>
<td>Hard Fault</td>
<td>-</td>
<td>Escalation and Special</td>
</tr>
<tr>
<td>MMSR</td>
<td>Mem Manage</td>
<td>MMAR</td>
<td>MPU faults</td>
</tr>
<tr>
<td>BFSR</td>
<td>Bus Fault</td>
<td>BFAR</td>
<td>Bus faults</td>
</tr>
<tr>
<td>UFSR</td>
<td>Usage Fault</td>
<td>-</td>
<td>Usage fault</td>
</tr>
<tr>
<td>DFSR</td>
<td>Debug Monitor or Halt</td>
<td>-</td>
<td>Debug traps</td>
</tr>
</tbody>
</table>
### 5.13 Activation levels

When no exceptions are active, the processor is in Thread mode. When an ISR or fault handler is active, the processor enters Handler mode. Table 5-13 lists the privilege and stacks of the activation levels.

#### Table 5-13 Privilege and stack of different activation levels

<table>
<thead>
<tr>
<th>Active exception</th>
<th>Activation level</th>
<th>Privilege</th>
<th>Stack</th>
</tr>
</thead>
<tbody>
<tr>
<td>None</td>
<td>Thread mode</td>
<td>Privileged or user</td>
<td>Main or process</td>
</tr>
<tr>
<td>ISR active</td>
<td>Asynchronous pre-emption level</td>
<td>Privileged</td>
<td>Main</td>
</tr>
<tr>
<td>Fault handler active</td>
<td>Synchronous pre-emption level</td>
<td>Privileged</td>
<td>Main</td>
</tr>
<tr>
<td>Reset</td>
<td>Thread mode</td>
<td>Privileged</td>
<td>Main</td>
</tr>
</tbody>
</table>

Table 5-14 summarizes the transition rules for all exception types and how they relate to the access rules and stack model.

#### Table 5-14 Exception transitions

<table>
<thead>
<tr>
<th>Active Exception</th>
<th>Triggering event</th>
<th>Transition type</th>
<th>Privilege</th>
<th>Stack</th>
</tr>
</thead>
<tbody>
<tr>
<td>Reset</td>
<td>Reset signal</td>
<td>Thread</td>
<td>Privileged or user</td>
<td>Main or process</td>
</tr>
<tr>
<td>ISR(^a) or NMI(^b)</td>
<td>Set-pending software instruction or hardware signal</td>
<td>Asynchronous pre-emption</td>
<td>Privileged</td>
<td>Main</td>
</tr>
<tr>
<td>Fault</td>
<td>Escalation</td>
<td>Synchronous pre-emption</td>
<td>Privileged</td>
<td>Main</td>
</tr>
<tr>
<td></td>
<td>Hard fault</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>Bus fault</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>No CP(^c) fault</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>Undefined instruction fault</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Debug monitor</td>
<td>Debug event when halting not enabled</td>
<td>Synchronous</td>
<td>Privileged</td>
<td>Main</td>
</tr>
<tr>
<td>SVC(^d)</td>
<td>SVC instruction</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>External interrupt</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

\(^a\) Interrupt service routine.  
\(^b\) Nonmaskable interrupt.  
\(^c\) Coprocessor.  
\(^d\) Software interrupt.
Table 5-15 shows exception subtype transitions.

<table>
<thead>
<tr>
<th>Intended activation subtype</th>
<th>Triggering event</th>
<th>Activation</th>
<th>Priority effect</th>
</tr>
</thead>
<tbody>
<tr>
<td>Thread</td>
<td>Reset signal</td>
<td>Asynchronous</td>
<td>Immediate, thread is lowest</td>
</tr>
<tr>
<td>ISR/NMI</td>
<td>HW signal or set-pend</td>
<td>Asynchronous</td>
<td>Pre-empt or tail-chain according to priority</td>
</tr>
<tr>
<td>Monitor</td>
<td>Debug event(^a)</td>
<td>Synchronous</td>
<td>If priority less than or equal to current, hard fault</td>
</tr>
<tr>
<td>SVCAll</td>
<td>SVC instruction</td>
<td>Synchronous</td>
<td>If priority less than or equal to current, hard fault</td>
</tr>
<tr>
<td>PendSV</td>
<td>Software pend request</td>
<td>Chain</td>
<td>Pre-empt or tail-chain according to priority</td>
</tr>
<tr>
<td>UsageFault</td>
<td>Undefined instruction</td>
<td>Synchronous</td>
<td>If priority greater than or equal to current, hard fault</td>
</tr>
<tr>
<td>NoCpFault</td>
<td>Access to absent CP</td>
<td>Synchronous</td>
<td>If priority greater than or equal to current, hard fault</td>
</tr>
<tr>
<td>BusFault</td>
<td>Memory access error</td>
<td>Synchronous</td>
<td>If priority greater than or equal to current, hard fault</td>
</tr>
<tr>
<td>MemManage</td>
<td>MPU mismatch</td>
<td>Synchronous</td>
<td>If priority greater than or equal to current, hard fault</td>
</tr>
<tr>
<td>HardFault</td>
<td>Escalation</td>
<td>Synchronous</td>
<td>Higher than all except NMI</td>
</tr>
<tr>
<td>FaultEscalate</td>
<td>Escalate request from Configurable fault handler</td>
<td>Chain</td>
<td>Boosts priority of local handler to same as hard fault so it can return and chain to Configurable Fault handler</td>
</tr>
</tbody>
</table>

\(^a\) While halting not enabled.
5.14 Flowcharts

This section summarizes interrupt flow with:
- Interrupt handling
- Pre-emption on page 5-35
- Return on page 5-35.

5.14.1 Interrupt handling

Figure 5-6 shows how instructions execute until pre-empted by a higher-priority interrupt.

![Figure 5-6 Interrupt handling flowchart](image-url)
5.14.2 Pre-emption

Figure 5-7 shows what happens when an exception pre-empts the current ISR.

![Pre-emption flowchart]

5.14.3 Return

Figure 5-8 on page 5-36 shows how the processor restores the stacked ISR or tail-chains to a late-arriving interrupt with higher priority than the stacked ISR.
Figure 5-8 Return from interrupt flowchart
Chapter 6
Clocking and Resets

This chapter describes the processor clocking and resets. It contains the following sections:

- Clocking on page 6-2
- Resets on page 6-4
- Cortex-M3 reset modes on page 6-5.
6.1 Clocking

The processor has three functional clock inputs. Table 6-1 describes the processor clocks.

Table 6-1 Cortex-M3 processor clocks

<table>
<thead>
<tr>
<th>Clock</th>
<th>Domain</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>FCLK</td>
<td>Processor</td>
<td>Free running processor clock, used for sampling interrupts and clocking debug blocks. FCLK ensures that interrupts can be sampled, and sleep events can be traced, while the processor is sleeping.</td>
</tr>
<tr>
<td>HCLK</td>
<td>Processor</td>
<td>Processor clock.</td>
</tr>
<tr>
<td>DAPCLK</td>
<td>Processor</td>
<td>Debug port Advanced High-performance Bus Access Port (AHB-AP) clock.</td>
</tr>
</tbody>
</table>

FCLK and HCLK are synchronous to each other. FCLK is a free running version of HCLK. For more information, see Chapter 7 Power Management. FCLK and HCLK must be balanced with respect to each other, with equal latencies into the processor.

The processor is integrated with components for debug and trace. Your macrocell might contain some, or all, of the clocks shown in Table 6-2.

Table 6-2 Cortex-M3 macrocell clocks

<table>
<thead>
<tr>
<th>Clock</th>
<th>Domain</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>TRACECLKin</td>
<td>TPIU</td>
<td>Clocks the output of the TPIU</td>
</tr>
<tr>
<td>DBGCLK</td>
<td>SW-DP</td>
<td>Debug clock</td>
</tr>
<tr>
<td>SWCLKTCK</td>
<td>SWJ-DP</td>
<td>Debug clock</td>
</tr>
</tbody>
</table>

SWCLKTCK is the clock for the debug interface domain of the SWJ-DP. In JTAG mode this is equivalent to TCK. In Serial Wire Mode this is the Serial Wire clock. It is asynchronous to all other clocks. DBGCLK is the clock for the debug interface domain of SW-DP. It is asynchronous to the other clocks.

TRACECLKin is the reference clock for the Trace Port Interface Unit (TPIU). It is asynchronous to the other clocks.
—– Note ————

SWCLKTCK, DBGCLK, and TRACECLKIN only require to be driven if your implementation contains Serial Wire JTAG Debug Port (SWJ-DP), Serial Wire Debug Port (SW-DP), and TPIU blocks respectively. Otherwise, the clock inputs must be tied off.

—– Note ————

The processor also contains a STCLK input. This port is not a clock. It is a reference input for the SysTick counter, and it must be less than half the frequency of FCLK. STCLK is synchronized internally by the processor to FCLK.
6.2 Resets

The processor has three reset inputs. Table 6-3 describes the reset inputs.

<table>
<thead>
<tr>
<th>Reset input</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>PORESETn</td>
<td>Resets the entire processor system with the exception of SWJ-DP</td>
</tr>
<tr>
<td>SYSRESETn</td>
<td>Resets the entire processor system with the exception of debug logic in the:</td>
</tr>
<tr>
<td></td>
<td>Nested Vectored Interrupt Controller (NVIC)</td>
</tr>
<tr>
<td></td>
<td>Flash Patch and Breakpoint (FPB)</td>
</tr>
<tr>
<td></td>
<td>Data Watchpoint and Trace (DWT)</td>
</tr>
<tr>
<td></td>
<td>Instrumentation Trace Macrocell (ITM)</td>
</tr>
<tr>
<td></td>
<td>AHB-AP.</td>
</tr>
<tr>
<td>nTRST</td>
<td>SWJ-DP reset</td>
</tr>
</tbody>
</table>

Note: nTRST resets SWJ-DP. If your implementation does not contain SWJ-DP, this reset must be tied off.
6.3 Cortex-M3 reset modes

The reset signals present in the processor design enable you to reset different parts of the design independently. Table 6-4 shows the reset signals, and the combinations and possible applications that you can use them in.

Table 6-4 Reset modes

<table>
<thead>
<tr>
<th>Reset mode</th>
<th>SYSRESETn</th>
<th>nTRST</th>
<th>PORESETn</th>
<th>Application</th>
</tr>
</thead>
<tbody>
<tr>
<td>Power-on reset</td>
<td>x</td>
<td>0</td>
<td>0</td>
<td>Reset at power up, full system reset. Cold reset.</td>
</tr>
<tr>
<td>System reset</td>
<td>0</td>
<td>x</td>
<td>1</td>
<td>Reset of processor core and system components, excluding debug.</td>
</tr>
<tr>
<td>SWJ-DP reset</td>
<td>1</td>
<td>0</td>
<td>1</td>
<td>Reset of SWJ-DP logic.</td>
</tr>
</tbody>
</table>

Note

PORESETn resets a superset of the SYSRESETn logic.

6.3.1 Power-on reset

Figure 6-1 on page 6-6 shows the reset signals for the macrocell.
You must apply power-on or cold reset to the processor when power is first applied to the system. In the case of power-on reset, the falling edge of the reset signal, PORESETn, does not have to be synchronous to HCLK. Because PORESETn is synchronized within the processor, you do not have to synchronize this signal. Figure 6-2 shows the application of power-on reset. Figure 6-3 on page 6-7 shows the reset synchronizers within the processor.

It is recommended that you assert the reset signals for at least three HCLK cycles to ensure correct reset behavior. Figure 6-3 on page 6-7 shows the internal reset synchronization.
6.3.2 System reset

A system or warm reset initializes the majority of the macrocell, excluding the NVIC debug logic, FPB, DWT, and ITM. System reset typically resets a system that has been operating for some time, for example, watchdog reset.

SYSRESETn must be synchronized external to the processor. Figure 6-3 shows the example reset synchronization provided in CortexM3Integration.

Cortex-M3 exports a signal, SYSRESETREQ, that is asserted when the SYSRESETREQ bit of the Application Interrupt and Reset Control Register is set. For example, you can use this as an input to a watchdog timer as shown in Figure 6-1 on page 6-6.

6.3.3 SWJ-DP reset

nTRST reset initializes the state of the SWJ-DP controller. nTRST reset is typically used by the RealView™ ICE module for hot-plug connection of a debugger to a system.

nTRST enables initialization of the SWJ-DP controller without affecting the normal operation of the processor.
The nTRST signal must be asserted with regard to the SWCLKTCK clock because the SWJ-DP performs no synchronization.

### 6.3.4 SW-DP reset

SW-DP is reset with DBGRESETn. This reset must be synchronized to DBGCLK.

### 6.3.5 Normal operation

During normal operation, neither processor reset nor power-on reset is asserted. If the SWJ-DP port is not being used, the value of nTRST does not matter.
Chapter 7
Power Management

This chapter describes the processor power management functions. It contains the following sections:

• About power management on page 7-2
• System power management on page 7-3.
7.1 About power management

The processor extensively uses gated clocks to disable unused functionality, and
disables inputs to unused functional blocks, so that only actively used logic consumes
any dynamic power.

The ARMv7-M architecture supports system sleep modes that can stop the Cortex-M3
and system clocks for greater power reductions. These are described in System power
management on page 7-3.
7.2 System power management

Writing to the System Control Register (see System Control Register on page 8-24) controls the Cortex-M3 system power states. Table 7-1 shows the supported sleep modes.

<table>
<thead>
<tr>
<th>Sleep mechanism</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>Sleep-now</td>
<td>The <em>Wait For Interrupt</em> (WFI) or the <em>Wait For Event</em> (WFE) instructions request the sleep-now model. These instructions cause the <em>Nested Vectored Interrupt Controller</em> (NVIC) to put the processor into the low-power state pending another exception.(^a)</td>
</tr>
<tr>
<td>Sleep-on-exit</td>
<td>When the SLEEPONEXIT bit of the System Control Register is set, the processor enters the low-power state as soon as it exits the lowest priority ISR. The processor enters the low-power state without popping registers and a following exception is taken without having to push registers. The core stays in sleep state until another exception is pended. This is an automated WFI mode.</td>
</tr>
<tr>
<td>Deep-sleep</td>
<td>Deep-sleep is used in conjunction with Sleep-now and Sleep-on-exit. When the SLEEPDEEP bit of the System Control Register is set, the processor indicates to the system that deeper sleep is possible.</td>
</tr>
</tbody>
</table>

\(^a\) The WFI instruction can complete even if no exception becomes active. Do not use it to detect the occurrence of an exception. WFI is normally used in an idle loop in the Thread mode. For more information on WFI, WFE, BASEPRI, and PRIMASK see the *ARMv7-M Architecture Reference Manual*.

The processor exports the following signals to indicate when the processor is sleeping:

**SLEEPING**  
This signal is asserted when in Sleep-now or Sleep-on-exit modes, and indicates that the clock to the processor can be stopped. On receipt of a new interrupt, the NVIC de-asserts this signal, releasing the core from sleep. **SLEEPING** on page 7-4 shows an example of **SLEEPING** usage.

**SLEEPDEEP**  
This signal is asserted when in Sleep-now or Sleep-on-exit modes when the SLEEPDEEP bit of the System Control Register is set. This signal is routed to the clock manager and can gate the processor and system components including the *Phase Locked Loop* (PLL) to achieve greater power savings. On receipt of a new interrupt, the *Nested Vectored Interrupt Controller* (NVIC) deasserts this signal, and release core sleep when the clock manager indicates that the clock is stable. **SLEEPDEEP** on page 7-4 shows an example of **SLEEPDEEP** usage.
7.2.1 SLEEPING

Figure 7-1 shows an example of how to reduce power consumption by gating the HCLK clock to the processor with SLEEPING in the low-power state. If necessary, you can also use SLEEPING to gate other system components.

![Figure 7-1 SLEEPING power control example](image)

To detect interrupts, the processor must receive the free-running FCLK at all times. FCLK clocks:

- A small amount of logic in the NVIC that detects interrupts.
- The Data Watchpoint and Trace (DWT) and Instrumentation Trace Macrocell (ITM) blocks. These blocks can generate trace packets during sleep when so enabled. If the TRCENA bit of the Debug Exception and Monitor Control Register is enabled then the power consumption of those blocks is minimized. See Debug Exception and Monitor Control Register on page 10-8.

FCLK frequency can be reduced during SLEEPING assertion.

--- Note ---

Suppressing HCLK using the clock-gating scheme in Figure 7-1 prevents debug accesses. The CoreSight Debug Ports (DPs) provide a power up signal that enables the system to bypass the clock-gating logic in Figure 7-1.

7.2.2 SLEEPDEEP

Figure 7-2 on page 7-5 shows an example of how to reduce power consumption by stopping the clock controller with SLEEPDEEP in the low-power state. When exiting low-power state, the LOCK signal indicates that the PLL is stable, and it is safe to enable the Cortex-M3 clock, ensuring that the processor is not re-started until the clocks are stable.
To detect interrupts, the processor must receive the free-running FCLK in the low-power state. FCLK frequency can be reduced during SLEEPDEEP assertion.
Chapter 8
Nested Vectored Interrupt Controller

This chapter describes the Nested Vectored Interrupt Controller (NVIC). It contains the following sections:

- About the NVIC on page 8-2
- NVIC programmer’s model on page 8-3
- Level versus pulse interrupts on page 8-41.
8.1 About the NVIC

The NVIC:
- facilitates low-latency exception and interrupt handling
- controls power management
- implements System Control Registers.

The NVIC supports up to 240 dynamically reprioritizable interrupts each with up to 256 levels of priority. The NVIC and the processor core interface are closely coupled, which enables low latency interrupt processing and efficient processing of late arriving interrupts. The NVIC maintains knowledge of the stacked (nested) interrupts to enable tail-chaining of interrupts.

You can only fully access the NVIC from privileged mode, but you can pend interrupts in user-mode if you enable the Configuration Control Register (see Configuration Control Register on page 8-25). Any other user-mode access causes a bus fault.

All NVIC registers are accessible using byte, halfword, and word unless otherwise stated.

All NVIC registers and system debug registers are little endian regardless of the endianness state of the processor.

Processor exception handling is described in Chapter 5 Exceptions.
8.2 NVIC programmer’s model

This section lists and describes the NVIC registers. It contains the following:

- **NVIC register map**
- **NVIC register descriptions** on page 8-7.

### 8.2.1 NVIC register map

Table 8-1 lists the NVIC registers. The System Control space includes the NVIC. The NVIC space is split as follows:

- 0xE000E000 - 0xE000E00F. Interrupt Type Register
- 0xE000E010 - 0xE000E0FF. System Timer
- 0xE000E100 - 0xE000ECFF. NVIC
- 0xE000ED00 - 0xE000ED8F. System Control Block, including:
  - CPUID
  - System control, configuration, and status
  - Fault reporting
- 0xE000EF00 - 0xE000EF0F. Software Trigger Exception Register
- 0xE000EFD0 - 0xE000EFFF. ID space.

<table>
<thead>
<tr>
<th>Name of register</th>
<th>Type</th>
<th>Address</th>
<th>Reset value</th>
<th>Page</th>
</tr>
</thead>
<tbody>
<tr>
<td>Interrupt Control Type Register</td>
<td>Read-only</td>
<td>0xE000E004</td>
<td>a</td>
<td>page 8-7</td>
</tr>
<tr>
<td>SysTick Control and Status Register</td>
<td>Read/write</td>
<td>0xE000E010</td>
<td>0x00000000</td>
<td>page 8-8</td>
</tr>
<tr>
<td>SysTick Reload Value Register</td>
<td>Read/write</td>
<td>0xE000E014</td>
<td>Unpredictable</td>
<td>page 8-9</td>
</tr>
<tr>
<td>SysTick Current Value Register</td>
<td>Read/write clear</td>
<td>0xE000E018</td>
<td>Unpredictable</td>
<td>page 8-10</td>
</tr>
<tr>
<td>SysTick Calibration Value Register</td>
<td>Read-only</td>
<td>0xE000E01C</td>
<td>STCALIB</td>
<td>page 8-11</td>
</tr>
<tr>
<td>Irq 0 to 31 Set Enable Register</td>
<td>Read/write</td>
<td>0xE000E100</td>
<td>0x00000000</td>
<td>page 8-12</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Irq 224 to 239 Set Enable Register</td>
<td>Read/write</td>
<td>0xE000E11C</td>
<td>0x00000000</td>
<td>page 8-12</td>
</tr>
<tr>
<td>Irq 0 to 31 Clear Enable Register</td>
<td>Read/write</td>
<td>0xE000E180</td>
<td>0x00000000</td>
<td>page 8-13</td>
</tr>
<tr>
<td>Name of register</td>
<td>Type</td>
<td>Address</td>
<td>Reset value</td>
<td>Page</td>
</tr>
<tr>
<td>------------------------------------------------------</td>
<td>------------------</td>
<td>-----------</td>
<td>-------------</td>
<td>----------</td>
</tr>
<tr>
<td></td>
<td></td>
<td>0xE000E19C</td>
<td>0x00000000</td>
<td>page 8-13</td>
</tr>
<tr>
<td>Irq 224 to 239 Clear Enable Register</td>
<td>Read/write</td>
<td>0xE000E200</td>
<td>0x00000000</td>
<td>page 8-14</td>
</tr>
<tr>
<td>Irq 0 to 31 Set Pending Register</td>
<td>Read/write</td>
<td>0xE000E21C</td>
<td>0x00000000</td>
<td>page 8-14</td>
</tr>
<tr>
<td></td>
<td></td>
<td>0xE000E280</td>
<td>0x00000000</td>
<td>page 8-14</td>
</tr>
<tr>
<td>Irq 224 to 239 Set Pending Register</td>
<td>Read/write</td>
<td>0xE000E29C</td>
<td>0x00000000</td>
<td>page 8-14</td>
</tr>
<tr>
<td>Irq 0 to 31 Clear Pending Register</td>
<td>Read/write</td>
<td>0xE000E300</td>
<td>0x00000000</td>
<td>page 8-15</td>
</tr>
<tr>
<td></td>
<td></td>
<td>0xE000E31C</td>
<td>0x00000000</td>
<td>page 8-15</td>
</tr>
<tr>
<td>Irq 236 to 239 Priority Register</td>
<td>Read/write</td>
<td>0xE000E400</td>
<td>0x00000000</td>
<td>page 8-16</td>
</tr>
<tr>
<td></td>
<td></td>
<td>0xE000E4F0</td>
<td>0x00000000</td>
<td>page 8-15</td>
</tr>
<tr>
<td>Name of register</td>
<td>Type</td>
<td>Address</td>
<td>Reset value</td>
<td>Page</td>
</tr>
<tr>
<td>-------------------------------------------------------</td>
<td>--------------------</td>
<td>----------</td>
<td>----------------------</td>
<td>--------</td>
</tr>
<tr>
<td>CPUID Base Register</td>
<td>Read-only</td>
<td>0xE000ED00</td>
<td>0x411FC231</td>
<td>page 8-17</td>
</tr>
<tr>
<td>Interrupt Control State Register</td>
<td>Read/write or read-only</td>
<td>0xE000ED04</td>
<td>0x00000000</td>
<td>page 8-18</td>
</tr>
<tr>
<td>Vector Table Offset Register</td>
<td>Read/write</td>
<td>0xE000ED08</td>
<td>0x00000000</td>
<td>page 8-20</td>
</tr>
<tr>
<td>Application Interrupt/Reset Control Register</td>
<td>Read/write</td>
<td>0xE000ED0C</td>
<td>0x00000000b</td>
<td>page 8-21</td>
</tr>
<tr>
<td>System Control Register</td>
<td>Read/write</td>
<td>0xE000ED10</td>
<td>0x00000000</td>
<td>page 8-24</td>
</tr>
<tr>
<td>Configuration Control Register</td>
<td>Read/write</td>
<td>0xE000ED14</td>
<td>0x00000000</td>
<td>page 8-25</td>
</tr>
<tr>
<td>System Handlers 4-7 Priority Register</td>
<td>Read/write</td>
<td>0xE000ED18</td>
<td>0x00000000</td>
<td>page 8-27</td>
</tr>
<tr>
<td>System Handlers 8-11 Priority Register</td>
<td>Read/write</td>
<td>0xE000ED1C</td>
<td>0x00000000</td>
<td>page 8-27</td>
</tr>
<tr>
<td>System Handlers 12-15 Priority Register</td>
<td>Read/write</td>
<td>0xE000ED20</td>
<td>0x00000000</td>
<td>page 8-27</td>
</tr>
<tr>
<td>System Handler Control and State Register</td>
<td>Read/write</td>
<td>0xE000ED24</td>
<td>0x00000000</td>
<td>page 8-28</td>
</tr>
<tr>
<td>Configurable Fault Status Registers</td>
<td>Read/write</td>
<td>0xE000ED28</td>
<td>0x00000000</td>
<td>page 8-31</td>
</tr>
<tr>
<td>Hard Fault Status Register</td>
<td>Read/write</td>
<td>0xE000ED2C</td>
<td>0x00000000</td>
<td>page 8-36</td>
</tr>
<tr>
<td>Debug Fault Status Register</td>
<td>Read/write</td>
<td>0xE000ED30</td>
<td>0x00000000</td>
<td>page 8-37</td>
</tr>
<tr>
<td>Mem Manage Address Register</td>
<td>Read/write</td>
<td>0xE000ED34</td>
<td>Unpredictable</td>
<td>page 8-38</td>
</tr>
<tr>
<td>Bus Fault Address Register</td>
<td>Read/write</td>
<td>0xE000ED38</td>
<td>Unpredictable</td>
<td>page 8-39</td>
</tr>
<tr>
<td>Auxiliary Fault Status Register</td>
<td>Read/write</td>
<td>0xE000ED3C</td>
<td>0x00000000</td>
<td>page 8-39</td>
</tr>
<tr>
<td>PFR0: Processor Feature register0</td>
<td>Read-only</td>
<td>0xE000ED40</td>
<td>0x00000030</td>
<td>-</td>
</tr>
<tr>
<td>PFR1: Processor Feature register1</td>
<td>Read-only</td>
<td>0xE000ED44</td>
<td>0x00000200</td>
<td>-</td>
</tr>
<tr>
<td>DFR0: Debug Feature register0</td>
<td>Read-only</td>
<td>0xE000ED48</td>
<td>0x00100000</td>
<td>-</td>
</tr>
<tr>
<td>AFR0: Auxiliary Feature register0</td>
<td>Read-only</td>
<td>0xE000ED4C</td>
<td>0x00000000</td>
<td>-</td>
</tr>
<tr>
<td>MMFR0: Memory Model Feature register0</td>
<td>Read-only</td>
<td>0xE000ED50</td>
<td>0x00000030</td>
<td>-</td>
</tr>
<tr>
<td>MMFR1: Memory Model Feature register1</td>
<td>Read-only</td>
<td>0xE000ED54</td>
<td>0x00000000</td>
<td>-</td>
</tr>
<tr>
<td>MMFR2: Memory Model Feature register2</td>
<td>Read-only</td>
<td>0xE000ED58</td>
<td>0x00000000</td>
<td>-</td>
</tr>
<tr>
<td>MMFR3: Memory Model Feature register3</td>
<td>Read-only</td>
<td>0xE000ED5C</td>
<td>0x00000000</td>
<td>-</td>
</tr>
<tr>
<td>Name of register</td>
<td>Type</td>
<td>Address</td>
<td>Reset value</td>
<td>Page</td>
</tr>
<tr>
<td>-----------------------------------------</td>
<td>-----------------</td>
<td>-------------</td>
<td>-----------------</td>
<td>------</td>
</tr>
<tr>
<td>ISAR0: ISA Feature register0</td>
<td>Read-only</td>
<td>0xE000ED60</td>
<td>0x01141110</td>
<td>-</td>
</tr>
<tr>
<td>ISAR1: ISA Feature register1</td>
<td>Read-only</td>
<td>0xE000ED64</td>
<td>0x02111000</td>
<td>-</td>
</tr>
<tr>
<td>ISAR2: ISA Feature register2</td>
<td>Read-only</td>
<td>0xE000ED68</td>
<td>0x21112231</td>
<td>-</td>
</tr>
<tr>
<td>ISAR3: ISA Feature register3</td>
<td>Read-only</td>
<td>0xE000ED6C</td>
<td>0x01111110</td>
<td>-</td>
</tr>
<tr>
<td>ISAR4: ISA Feature register4</td>
<td>Read-only</td>
<td>0xE000ED70</td>
<td>0x01310102</td>
<td>-</td>
</tr>
<tr>
<td>Software Trigger Interrupt Register</td>
<td>Write Only</td>
<td>0xE000EF00</td>
<td>-</td>
<td>page 8-40</td>
</tr>
<tr>
<td>Peripheral identification register (PID4)</td>
<td>Read-only</td>
<td>0xE000EFD0</td>
<td>0x04</td>
<td>-</td>
</tr>
<tr>
<td>Peripheral identification register (PID5)</td>
<td>Read-only</td>
<td>0xE000EFD4</td>
<td>0x00</td>
<td>-</td>
</tr>
<tr>
<td>Peripheral identification register (PID6)</td>
<td>Read-only</td>
<td>0xE000EFD8</td>
<td>0x00</td>
<td>-</td>
</tr>
<tr>
<td>Peripheral identification register (PID7)</td>
<td>Read-only</td>
<td>0xE000EFDC</td>
<td>0x00</td>
<td>-</td>
</tr>
<tr>
<td>Peripheral identification register Bits 7:0 (PID0)</td>
<td>Read-only</td>
<td>0xE000EFE0</td>
<td>0x00</td>
<td>-</td>
</tr>
<tr>
<td>Peripheral identification register Bits 15:8 (PID1)</td>
<td>Read-only</td>
<td>0xE000EFE4</td>
<td>0x80</td>
<td>-</td>
</tr>
<tr>
<td>Peripheral identification register Bits 23:16 (PID2)</td>
<td>Read-only</td>
<td>0xE000EFE8</td>
<td>0x18</td>
<td>-</td>
</tr>
<tr>
<td>Peripheral identification register Bits 31:24 (PID3)</td>
<td>Read-only</td>
<td>0xE000EFEC</td>
<td>0x00</td>
<td>-</td>
</tr>
<tr>
<td>Component identification register Bits 7:0 (CID0)</td>
<td>Read Only</td>
<td>0xE000EFF0</td>
<td>0x0D</td>
<td>-</td>
</tr>
<tr>
<td>Component identification register Bits 15:8 (CID1)</td>
<td>Read-only</td>
<td>0xE000EFF4</td>
<td>0xE0</td>
<td>-</td>
</tr>
<tr>
<td>Component identification register Bits 23:16 (CID2)</td>
<td>Read-only</td>
<td>0xE000EFF8</td>
<td>0x05</td>
<td>-</td>
</tr>
<tr>
<td>Component identification register Bits 31:24 (CID3)</td>
<td>Read-only</td>
<td>0xE000EFFC</td>
<td>0x81</td>
<td>-</td>
</tr>
</tbody>
</table>

a. Reset value depends on the number of interrupts defined.
b. Bits [10:8] are reset. The ENDIANESS bit, bit [15], is set at reset by the sampling of **BIGEND**.
8.2.2 NVIC register descriptions

The sections that follow describe how to use the NVIC registers.

--- Note ---

The Memory Protection Unit (MPU) registers, and the debug registers are described in Chapter 9 Memory Protection Unit and Chapter 10 Core Debug respectively.

Interrupt Controller Type Register

Read the Interrupt Controller Type Register to see the number of interrupt lines that the NVIC supports.

The register address, access type, and Reset state are:

**Address** 0xE000E004

**Access** Read-only

**Reset state** Depends on the number of interrupts defined in this processor implementation.

Figure 8-1 shows the fields of the Interrupt Controller Type Register.

![Figure 8-1 Interrupt Controller Type Register bit assignments](image-url)
Table 8-2 describes the fields of the Interrupt Controller Type Register.

<table>
<thead>
<tr>
<th>Bits</th>
<th>Field</th>
<th>Function</th>
</tr>
</thead>
<tbody>
<tr>
<td>[31:5]</td>
<td>-</td>
<td>Reserved.</td>
</tr>
</tbody>
</table>
| [4:0]  | INTLINESNUM | Total number of interrupt lines in groups of 32:
|        |           | b00000 = 0...32a                   |
|        |           | b00001 = 33...64                   |
|        |           | b00010 = 65...96                   |
|        |           | b00011 = 97...128                  |
|        |           | b00100 = 129...160                 |
|        |           | b00101 = 161...192                 |
|        |           | b00110 = 193...224                 |
|        |           | b00111 = 225...256a                |

a. The processor only supports between 1 and 240 external interrupts.

**SysTick Control and Status Register**

Use the SysTick Control and Status Register to enable the SysTick features.

The register address, access type, and Reset state are:

**Address** 0x0000E010

**Access** Read/write

**Reset state** 0x00000000

Figure 8-2 shows the fields of the SysTick Control and Status Register.
Table 8-3 describes the fields of the SysTick Control and Status register.

**Table 8-3 SysTick Control and Status Register bit assignments**

<table>
<thead>
<tr>
<th>Bits</th>
<th>Field</th>
<th>Function</th>
</tr>
</thead>
<tbody>
<tr>
<td>[31:17]</td>
<td>-</td>
<td>Reserved.</td>
</tr>
<tr>
<td>[16]</td>
<td>COUNTFLAG</td>
<td>Returns 1 if timer counted to 0 since last time this was read. Clears on read by application of any part of the SysTick Control and Status Register. If read by the debugger using the DAP, this bit is cleared on read-only if the MasterType bit in the AHB-AP Control Register is set to 0. Otherwise, the COUNTFLAG bit is not changed by the debugger read.</td>
</tr>
<tr>
<td></td>
<td></td>
<td>1 = core clock.</td>
</tr>
<tr>
<td></td>
<td></td>
<td>If no reference clock is provided, it is held at 1 and so gives the same time as the core clock. The core clock must be at least 2.5 times faster than the reference clock. If it is not, the count values are Unpredictable.</td>
</tr>
<tr>
<td>[1]</td>
<td>TICKINT</td>
<td>1 = counting down to 0 pends the SysTick handler.</td>
</tr>
<tr>
<td></td>
<td></td>
<td>0 = counting down to 0 does not pend the SysTick handler. Software can use the COUNTFLAG to determine if ever counted to 0.</td>
</tr>
<tr>
<td>[0]</td>
<td>ENABLE</td>
<td>1 = counter operates in a multi-shot way. That is, counter loads with the Reload value and then begins counting down. On reaching 0, it sets the COUNTFLAG to 1 and optionally pends the SysTick handler, based on TICKINT. It then loads the Reload value again, and begins counting.</td>
</tr>
<tr>
<td></td>
<td></td>
<td>0 = counter disabled.</td>
</tr>
</tbody>
</table>

**SysTick Reload Value Register**

Use the SysTick Reload Value Register to specify the start value to load into the current value register when the counter reaches 0. It can be any value between 1 and 0xFFFFFFF. A start value of 0 is possible, but has no effect because the SysTick interrupt and COUNTFLAG are activated when counting from 1 to 0.

Therefore, as a multi-shot timer, repeated over and over, it fires every N+1 clock pulse, where N is any value from 1 to 0xFFFFFFF. So, if the tick interrupt is required every 100 clock pulses, 99 must be written into the RELOAD. If a new value is written on each tick interrupt, so treated as single shot, then the actual count down must be written. For example, if a tick is next required after 400 clock pulses, 400 must be written into the RELOAD.

The register address, access type, and Reset state are:

- **Address**: 0xE000E014
- **Access**: Read/write
- **Reset state**: Unpredictable
Figure 8-3 shows the fields of the SysTick Reload Value Register.

```
<table>
<thead>
<tr>
<th>31</th>
<th>24</th>
<th>23</th>
<th></th>
<th>0</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td></td>
<td></td>
<td>Reserved</td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>RELOAD</td>
<td></td>
</tr>
</tbody>
</table>
```

**Figure 8-3 SysTick Reload Value Register bit assignments**

Table 8-4 describes the fields of the SysTick Reload Value Register.

**Table 8-4 SysTick Reload Value Register bit assignments**

<table>
<thead>
<tr>
<th>Bits</th>
<th>Field</th>
<th>Function</th>
</tr>
</thead>
<tbody>
<tr>
<td>[31:24]</td>
<td>-</td>
<td>Reserved</td>
</tr>
<tr>
<td>[23:0]</td>
<td>RELOAD</td>
<td>Value to load into the SysTick Current Value Register when the counter reaches 0.</td>
</tr>
</tbody>
</table>

**SysTick Current Value Register**

Use the SysTick Current Value Register to find the current value in the register.

The register address, access type, and Reset state are:

- **Address**: 0xE000E018
- **Access**: Read/write clear
- **Reset state**: Unpredictable

Figure 8-4 shows the fields of the SysTick Current Value Register.

```
<table>
<thead>
<tr>
<th>31</th>
<th>24</th>
<th>23</th>
<th></th>
<th>0</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td></td>
<td></td>
<td>Reserved</td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>CURRENT</td>
<td></td>
</tr>
</tbody>
</table>
```

**Figure 8-4 SysTick Current Value Register bit assignments**
Table 8-5 describes the fields of the SysTick Current Value Register.

**Table 8-5 SysTick Current Value Register bit assignments**

<table>
<thead>
<tr>
<th>Bits</th>
<th>Field</th>
<th>Function</th>
</tr>
</thead>
<tbody>
<tr>
<td>[31:24]</td>
<td>-</td>
<td>Reserved</td>
</tr>
<tr>
<td>[23:0]</td>
<td>CURRENT</td>
<td>Current value at the time the register is accessed. No read-modify-write protection is provided, so change with care. This register is write-clear. Writing to it with any value clears the register to 0. Clearing this register also clears the COUNTFLAG bit of the SysTick Control and Status Register.</td>
</tr>
</tbody>
</table>

**SysTick Calibration Value Register**

Use the SysTick Calibration Value Register to enable software to scale to any required speed using divide and multiply.

The register address, access type, and Reset state are:

**Address** 0xE000E01C

**Access** Read

**Reset state** STCALIB

Figure 8-5 describes the fields of the SysTick Calibration Value Register.

![Figure 8-5 SysTick Calibration Value Register bit assignments](image)

**Table 8-6 SysTick Calibration Value Register bit assignments**

<table>
<thead>
<tr>
<th>Bits</th>
<th>Field</th>
<th>Function</th>
</tr>
</thead>
<tbody>
<tr>
<td>[31]</td>
<td>NOREF</td>
<td>1 = the reference clock is not provided.</td>
</tr>
</tbody>
</table>
Interrupt Set-Enable Registers

Use the Interrupt Set-Enable Registers to:

- enable interrupts
- determine which interrupts are currently enabled.

Each bit in the register corresponds to one of 32 interrupts. Setting a bit in the Interrupt Set-Enable Register enables the corresponding interrupt.

When the enable bit of a pending interrupt is set, the processor activates the interrupt based on its priority. When the enable bit is clear, asserting its interrupt signal pends the interrupt, but it is not possible to activate the interrupt, regardless of its priority. Therefore, a disabled interrupt can serve as a latched general-purpose I/O bit. You can read it and clear it without invoking an interrupt.

Clear an Interrupt Set-Enable Register bit by writing a 1 to the corresponding bit in the Interrupt Clear-Enable Register (see *Interrupt Clear-Enable Registers* on page 8-13).

**Note**

Clearing an Interrupt Set-Enable Register bit does not affect currently active interrupts. It only prevents new activations.

The register address, access type, and Reset state are:

<table>
<thead>
<tr>
<th>Address</th>
<th>Access</th>
<th>Reset state</th>
</tr>
</thead>
<tbody>
<tr>
<td>0xE000E100-0xE000E11C</td>
<td>Read/write</td>
<td>0x00000000</td>
</tr>
</tbody>
</table>
Table 8-7 describes the field of the Interrupt Set-Enable Register.

Table 8-7 Interrupt Set-Enable Register bit assignments

<table>
<thead>
<tr>
<th>Bits</th>
<th>Field</th>
<th>Function</th>
</tr>
</thead>
<tbody>
<tr>
<td>[31:0]</td>
<td>SETENA</td>
<td>Interrupt set enable bits. For write operation:</td>
</tr>
<tr>
<td></td>
<td></td>
<td>1 = enable interrupt</td>
</tr>
<tr>
<td></td>
<td></td>
<td>0 = no effect.</td>
</tr>
<tr>
<td></td>
<td></td>
<td>For read operation:</td>
</tr>
<tr>
<td></td>
<td></td>
<td>1 = enable interrupt</td>
</tr>
<tr>
<td></td>
<td></td>
<td>0 = disable interrupt</td>
</tr>
<tr>
<td></td>
<td></td>
<td>Writing 0 to a SETENA bit has no effect.  Reading the bit returns its current enable state.</td>
</tr>
<tr>
<td></td>
<td></td>
<td>Reset clears the SETENA fields.</td>
</tr>
</tbody>
</table>

Interrupt Clear-Enable Registers

Use the Interrupt Clear-Enable Registers to:

- disable interrupts
- determine which interrupts are currently disabled.

Each bit in the register corresponds to one of the 32 interrupts. Setting an Interrupt Clear-Enable Register bit disables the corresponding interrupt.

The register address, access type, and Reset state are:

- **Address**: 0xE000E180–0xE000E19C
- **Access**: Read/write
- **Reset state**: 0x00000000

Table 8-8 describes the field of the Interrupt Clear-Enable Register.

Table 8-8 Interrupt Clear-Enable Register bit assignments

<table>
<thead>
<tr>
<th>Bits</th>
<th>Field</th>
<th>Function</th>
</tr>
</thead>
<tbody>
<tr>
<td>[31:0]</td>
<td>CLRENA</td>
<td>Interrupt clear-enable bits. For write operation:</td>
</tr>
<tr>
<td></td>
<td></td>
<td>1 = disable interrupt</td>
</tr>
<tr>
<td></td>
<td></td>
<td>0 = no effect.</td>
</tr>
<tr>
<td></td>
<td></td>
<td>For read operation:</td>
</tr>
<tr>
<td></td>
<td></td>
<td>1 = enable interrupt</td>
</tr>
<tr>
<td></td>
<td></td>
<td>0 = disable interrupt</td>
</tr>
<tr>
<td></td>
<td></td>
<td>Writing 0 to a CLRENA bit has no effect. Reading the bit returns its current enable state.</td>
</tr>
</tbody>
</table>
**Interrupt Set-Pending Register**

Use the Interrupt Set-Pending Register to:

- force interrupts into the pending state
- determine which interrupts are currently pending.

Each bit in the register corresponds to one of the 32 interrupts. Setting an Interrupt Set-Pending Register bit pends the corresponding interrupt.

Clear an Interrupt Set-Pending Register bit by writing a 1 to the corresponding bit in the Interrupt Clear-Pending Register (see **Interrupt Clear-Pending Register**). Clearing the Interrupt Set-Pending Register bit puts the interrupt into the non-pended state.

---

**Note**

Writing to the Interrupt Set-Pending Register has no affect on an interrupt that is already pending or is disabled.

---

The register address, access type, and Reset state are:

- **Address**: 0xE000E200-0xE000E21C
- **Access**: Read/write
- **Reset state**: 0x00000000

Table 8-9 describes the field of the Interrupt Set-Pending Register.

<table>
<thead>
<tr>
<th>Bits</th>
<th>Field</th>
<th>Function</th>
</tr>
</thead>
<tbody>
<tr>
<td>[31:0]</td>
<td>SETPEND</td>
<td>Interrupt set-pending bits:</td>
</tr>
<tr>
<td></td>
<td></td>
<td>1 = pend the corresponding interrupt</td>
</tr>
<tr>
<td></td>
<td></td>
<td>0 = corresponding interrupt not pending.</td>
</tr>
<tr>
<td></td>
<td></td>
<td>Writing 0 to a SETPEND bit has no effect. Reading the bit returns its current state.</td>
</tr>
</tbody>
</table>

**Interrupt Clear-Pending Register**

Use the Interrupt Clear-Pending Register to:

- clear pending interrupts
- determine which interrupts are currently pending.

Each bit in the register corresponds to one of the 32 interrupts. Setting an Interrupt Clear-Pending Register bit puts the corresponding pending interrupt in the inactive state.
**Note**

Writing to the Interrupt Clear-Pending Register has no effect on an interrupt that is active unless it is also pending.

The register address, access type, and Reset state are:

**Address** 0xE000E280-0xE000E29C  
**Access** Read/write  
**Reset state** 0x00000000

Table 8-10 describes the field of the Interrupt Clear-Pending Registers.

### Table 8-10 Interrupt Clear-Pending Registers bit assignments

<table>
<thead>
<tr>
<th>Bits</th>
<th>Field</th>
<th>Function</th>
</tr>
</thead>
</table>
| [31:0] | CLRPEND | Interrupt clear-pending bits:  
|        |         | 1 = clear pending interrupt  
|        |         | 0 = do not clear pending interrupt.  
|        |         | Writing 0 to a CLRPEND bit has no effect. Reading the bit returns its current state. |

**Active Bit Register**

Read the Active Bit Register to determine which interrupts are active. Each flag in the register corresponds to one of the 32 interrupts.

The register address, access type, and Reset state are:

**Address** 0xE000E300-0xE00031C  
**Access** Read-only  
**Reset state** 0x00000000

Table 8-11 describes the field of the Active Bit Register.

### Table 8-11 Active Bit Register bit assignments

<table>
<thead>
<tr>
<th>Bits</th>
<th>Field</th>
<th>Function</th>
</tr>
</thead>
</table>
| [31:0] | ACTIVE  | Interrupt active flags:  
|        |         | 1 = interrupt active or pre-empted and stacked  
|        |         | 0 = interrupt not active or stacked. |
Interrupt Priority Registers

Use the Interrupt Priority Registers to assign a priority from 0 to 255 to each of the available interrupts. 0 is the highest priority, and 255 is the lowest.

The priority registers are stored with the Most Significant Bit (MSB) first. This means that if there are four bits of priority, the priority value is stored in bits [7:4] of the byte. However, if there are three bits of priority, the priority value is stored in bits [7:5] of the byte. This means that an application can work even if it does not know how many priorities are possible.

The register address, access type, and Reset state are:

<table>
<thead>
<tr>
<th>Address</th>
<th>Access</th>
<th>Reset state</th>
</tr>
</thead>
<tbody>
<tr>
<td>0xE000E400-0xE000E41F</td>
<td>Read/write</td>
<td>0x00000000</td>
</tr>
</tbody>
</table>

Figure 8-6 shows the fields of Interrupt Priority Registers 0-7.

```

<table>
<thead>
<tr>
<th>31</th>
<th>24</th>
<th>23</th>
<th>16</th>
<th>15</th>
<th>8</th>
<th>7</th>
<th>0</th>
</tr>
</thead>
<tbody>
<tr>
<td>E000E400</td>
<td>PRI_3</td>
<td>PRI_2</td>
<td>PRI_1</td>
<td>PRI_0</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>E000E404</td>
<td>PRI_7</td>
<td>PRI_6</td>
<td>PRI_5</td>
<td>PRI_4</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>E000E408</td>
<td>PRI_11</td>
<td>PRI_10</td>
<td>PRI_9</td>
<td>PRI_8</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>E000E40C</td>
<td>PRI_15</td>
<td>PRI_14</td>
<td>PRI_13</td>
<td>PRI_12</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>E000E410</td>
<td>PRI_19</td>
<td>PRI_18</td>
<td>PRI_17</td>
<td>PRI_16</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>E000E414</td>
<td>PRI_23</td>
<td>PRI_22</td>
<td>PRI_21</td>
<td>PRI_20</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>E000E418</td>
<td>PRI_27</td>
<td>PRI_26</td>
<td>PRI_25</td>
<td>PRI_24</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>E000E41C</td>
<td>PRI_31</td>
<td>PRI_30</td>
<td>PRI_29</td>
<td>PRI_28</td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

Figure 8-6 Interrupt Priority Registers 0-31 bit assignments

The lower PRI_n bits can specify subpriorities for priority grouping. See Exception priority on page 5-6.
Table 8-12 describes the fields of the Interrupt Priority Registers.

### Table 8-12 Interrupt Priority Registers 0-31 bit assignments

<table>
<thead>
<tr>
<th>Bits</th>
<th>Field</th>
<th>Function</th>
</tr>
</thead>
<tbody>
<tr>
<td>[7:0]</td>
<td>PRI_n</td>
<td>Priority of interrupt n</td>
</tr>
</tbody>
</table>

**CPU ID Base Register**

Read the CPU ID Base Register to determine:
- the ID number of the processor core
- the version number of the processor core
- the implementation details of the processor core.

The register address, access type, and Reset state are:

- **Address**: 0xE000ED00
- **Access**: Read-only
- **Reset state**: 0x411FC231

Figure 8-7 shows the fields of the CPUID Base Register.

![Figure 8-7 CPUID Base Register bit assignments](image)

Table 8-13 describes the fields of the CPUID Base Register.

### Table 8-13 CPUID Base Register bit assignments

<table>
<thead>
<tr>
<th>Bits</th>
<th>Field</th>
<th>Function</th>
</tr>
</thead>
<tbody>
<tr>
<td>[31:24]</td>
<td>IMPLEMENTER</td>
<td>Implementer code. ARM is 0x41</td>
</tr>
</tbody>
</table>
Interrupt Control State Register

Use the Interrupt Control State Register to:

- set a pending Non-Maskable Interrupt (NMI)
- set or clear a pending SVC
- set or clear a pending SysTick
- check for pending exceptions
- check the vector number of the highest priority pended exception
- check the vector number of the active exception.

The register address, access type, and Reset state are:

**Address** 0xE000ED04

**Access** Read/write or read-only

**Reset state** 0x00000000

Figure 8-8 on page 8-19 shows the fields of the Interrupt Control State Register.
Table 8-14 describes the fields of the Interrupt Control State Register.

### Table 8-14 Interrupt Control State Register bit assignments

<table>
<thead>
<tr>
<th>Bits</th>
<th>Field</th>
<th>Type</th>
<th>Function</th>
</tr>
</thead>
<tbody>
<tr>
<td>[31]</td>
<td>NMIPENDSET</td>
<td>Read/write</td>
<td>Set pending NMI bit:</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>1 = set pending NMI</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>0 = do not set pending NMI.</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>NMIPENDSET pends and activates an NMI. Because NMI is the</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>highest-priority interrupt, it takes effect as soon as it registers.</td>
</tr>
<tr>
<td>[30:29]</td>
<td>-</td>
<td>-</td>
<td>Reserved.</td>
</tr>
<tr>
<td>[28]</td>
<td>PENDSVSET</td>
<td>Read/write</td>
<td>Set pending pendSV bit:</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>1 = set pending pendSV</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>0 = do not set pending pendSV.</td>
</tr>
<tr>
<td>[27]</td>
<td>PENDSVCLR</td>
<td>Write-only</td>
<td>Clear pending pendSV bit:</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>1 = clear pending pendSV</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>0 = do not clear pending pendSV.</td>
</tr>
<tr>
<td>[26]</td>
<td>PENDSTSET</td>
<td>Read/write</td>
<td>Set a pending SysTick bit</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>1 = set pending SysTick</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>0 = do not set pending SysTick.</td>
</tr>
<tr>
<td>[25]</td>
<td>PENDSTCLR</td>
<td>Write-only</td>
<td>Clear pending SysTick bit</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>1 = clear pending SysTick</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>0 = do not clear pending SysTick.</td>
</tr>
</tbody>
</table>
Vector Table Offset Register

Use the Vector Table Offset Register to determine:

- if the vector table is in RAM or code memory
- the vector table offset.

The register address, access type, and Reset state are:

**Address**  0xE000ED08  
**Access**  Read/write  
**Reset state**  0x00000000

Figure 8-9 on page 8-21 shows the fields of the Vector Table Offset Register.
Figure 8-9 Vector Table Offset Register bit assignments

Table 8-15 describes the fields of the Vector Table Offset Register.

<table>
<thead>
<tr>
<th>Bits</th>
<th>Field</th>
<th>Function</th>
</tr>
</thead>
<tbody>
<tr>
<td>[31:30]</td>
<td>-</td>
<td>Reserved</td>
</tr>
<tr>
<td>[29]</td>
<td>TBLBASE</td>
<td>Table base is in Code (0) or RAM (1)</td>
</tr>
<tr>
<td>[28:7]</td>
<td>TBLOFF</td>
<td>Vector table base offset field. Contains the offset of the table base from</td>
</tr>
<tr>
<td></td>
<td></td>
<td>the bottom of the SRAM or CODE space.</td>
</tr>
<tr>
<td>[6:0]</td>
<td>-</td>
<td>Reserved</td>
</tr>
</tbody>
</table>

The Vector Table Offset Register positions the vector table in CODE or SRAM space. The default, on reset, is 0 (CODE space). When setting a position, the offset must be aligned based on the number of exceptions in the table. This means that the minimal alignment is 32 words that you can use for up to 16 interrupts. For more interrupts, you must adjust the alignment by rounding up to the next power of two. For example, if you require 21 interrupts, the alignment must be on a 64-word boundary because table size is 37 words, next power of two is 64.

Application Interrupt and Reset Control Register

Use the Application Interrupt and Reset Control Register to:

- determine data endianness
- clear all active state information for debug or to recover from a hard failure
- execute a system reset
- alter the priority grouping position (binary point).

The register address, access type, and Reset state are:

<table>
<thead>
<tr>
<th>Address</th>
<th>Access</th>
<th>Reset state</th>
</tr>
</thead>
<tbody>
<tr>
<td>0xE000ED0C</td>
<td>Read/write</td>
<td>0x00000000</td>
</tr>
</tbody>
</table>
Figure 8-10 shows the fields of the Application Interrupt and Reset Control Register.

![Figure 8-10 Application Interrupt and Reset Control Register bit assignments](image)

Table 8-16 describes the fields of the Application Interrupt and Reset Control Register.

**Table 8-16 Application Interrupt and Reset Control Register bit assignments**

<table>
<thead>
<tr>
<th>Bits</th>
<th>Field</th>
<th>Function</th>
</tr>
</thead>
<tbody>
<tr>
<td>[31:16]</td>
<td>VECTKEY</td>
<td>Register key. Writing to this register requires 0x5FA in the VECTKEY field. Otherwise the write value is ignored.</td>
</tr>
<tr>
<td>[31:16]</td>
<td>VECTKEYSTAT</td>
<td>Reads as 0xFA05.</td>
</tr>
<tr>
<td>[15]</td>
<td>ENDIANESS</td>
<td>Data endianness bit:</td>
</tr>
<tr>
<td></td>
<td></td>
<td>1 = big endian</td>
</tr>
<tr>
<td></td>
<td></td>
<td>0 = little endian.</td>
</tr>
<tr>
<td></td>
<td></td>
<td>ENDIANESS is sampled from the BIGEND input port during reset. You cannot change ENDIANESS outside of reset.</td>
</tr>
<tr>
<td>[14:11]</td>
<td>-</td>
<td>Reserved</td>
</tr>
<tr>
<td>[10:8]</td>
<td>PRIGROUP</td>
<td>Interrupt priority grouping field:</td>
</tr>
<tr>
<td></td>
<td></td>
<td>PRIGROUP Split of pre-emption priority from subpriority</td>
</tr>
<tr>
<td></td>
<td></td>
<td>0  7.1 indicates seven bits of pre-emption priority, one bit of subpriority</td>
</tr>
<tr>
<td></td>
<td></td>
<td>1  6.2 indicates six bits of pre-emption priority, two bits of subpriority</td>
</tr>
<tr>
<td></td>
<td></td>
<td>2  5.3 indicates five bits of pre-emption priority, three bits of subpriority</td>
</tr>
<tr>
<td></td>
<td></td>
<td>3  4.4 indicates four bits of pre-emption priority, four bits of subpriority</td>
</tr>
<tr>
<td></td>
<td></td>
<td>4  3.5 indicates three bits of pre-emption priority, five bits of subpriority</td>
</tr>
<tr>
<td></td>
<td></td>
<td>5  2.6 indicates two bits of pre-emption priority, six bits of subpriority</td>
</tr>
<tr>
<td></td>
<td></td>
<td>6  1.7 indicates one bit of pre-emption priority, seven bits of subpriority</td>
</tr>
<tr>
<td></td>
<td></td>
<td>7  0.8 indicates no pre-emption priority, eight bits of subpriority.</td>
</tr>
</tbody>
</table>
**Note**

SYSRESETREQ is cleared by a system reset, which means that asserting VECTRESET at the same time may cause SYSRESETREQ to be cleared in the same cycle as it is written to. This may prevent the external system from seeing SYSRESETREQ. It is therefore recommended that VECTRESET and SYSRESETREQ be used exclusively and never both written to 1 at the same time.
System Control Register

Use the System Control Register for power-management functions:
- signal to the system when the processor can enter a low power state
- control how the processor enters and exits low power states.

The register address, access type, and Reset state are:
- **Address**: 0xE000ED10
- **Access**: Read/write
- **Reset state**: 0x00000000

Figure 8-11 shows the fields of the System Control Register.

![Figure 8-11 System Control Register bit assignments](image)

Table 8-17 describes the fields of the System Control Register.

### Table 8-17 System Control Register bit assignments

<table>
<thead>
<tr>
<th>Bits</th>
<th>Field</th>
<th>Function</th>
</tr>
</thead>
<tbody>
<tr>
<td>[31:5]</td>
<td>-</td>
<td>Reserved.</td>
</tr>
<tr>
<td>[4]</td>
<td>SEVONPEND</td>
<td>When enabled, this causes WFE to wake up when an interrupt moves from inactive to pended. Otherwise, WFE only wakes up from an event signal, external and SEV instruction generated. The event input, RXEV, is registered even when not waiting for an event, and so effects the next WFE.</td>
</tr>
</tbody>
</table>
Use the Configuration Control Register to:

- enable NMI, Hard Fault and FAULTMASK to ignore bus fault
- trap divide by zero, and unaligned accesses
- enable user access to the Software Trigger Exception Register
- control entry to Thread Mode.

The register address, access type, and Reset state are:

<table>
<thead>
<tr>
<th>Address</th>
<th>Access</th>
<th>Reset state</th>
</tr>
</thead>
<tbody>
<tr>
<td>0xE000ED14</td>
<td>Read/write</td>
<td>0x00000000</td>
</tr>
</tbody>
</table>

Figure 8-12 on page 8-26 shows the fields of the Configuration Control Register.

### Table 8-17 System Control Register bit assignments (continued)

<table>
<thead>
<tr>
<th>Bits</th>
<th>Field</th>
<th>Function</th>
</tr>
</thead>
<tbody>
<tr>
<td>[2]</td>
<td>SLEEPDEEP</td>
<td>Sleep deep bit:</td>
</tr>
<tr>
<td></td>
<td></td>
<td>1 = indicates to the system that Cortex-M3 clock can be stopped. Setting this bit causes the SLEEPDEEP port to be asserted when the processor can be stopped.</td>
</tr>
<tr>
<td></td>
<td></td>
<td>0 = not OK to turn off system clock.</td>
</tr>
<tr>
<td></td>
<td></td>
<td>For more information about the use of SLEEPDEEP, see Chapter 7 Power Management.</td>
</tr>
<tr>
<td>[1]</td>
<td>SLEEPONEXIT</td>
<td>Sleep on exit when returning from Handler mode to Thread mode:</td>
</tr>
<tr>
<td></td>
<td></td>
<td>1 = sleep on ISR exit.</td>
</tr>
<tr>
<td></td>
<td></td>
<td>0 = do not sleep when returning to Thread mode.</td>
</tr>
<tr>
<td></td>
<td></td>
<td>Enables interrupt driven applications to avoid returning to empty main application.</td>
</tr>
<tr>
<td>[0]</td>
<td>-</td>
<td>Reserved.</td>
</tr>
</tbody>
</table>
Figure 8-12 Configuration Control Register bit assignments

Table 8-18 describes the fields of the Configuration Control Register.

Table 8-18 Configuration Control Register bit assignments

<table>
<thead>
<tr>
<th>Bits</th>
<th>Field</th>
<th>Function</th>
</tr>
</thead>
</table>
| [9]  | STKALIGN       | 1 = on exception entry, the SP used prior to the exception is adjusted to be 8-byte aligned and the context to restore it is saved. The SP is restored on the associated exception return.  
0 = only 4-byte alignment is guaranteed for the SP used prior to the exception on exception entry. |
| [8]  | BFHFNMIGN      | When enabled, this causes handlers running at priority -1 and -2 (Hard Fault, NMI, and FAULTMASK escalated handlers) to ignore Data Bus faults caused by load and store instructions. When disabled, these bus faults cause a lock-up. You must only use this enable with extreme caution. All data bus faults are ignored – you must only use it when the handler and its data are in absolutely safe memory. Its normal use is to probe system devices and bridges to detect control path problems and fix them. |
| [4]  | DIV_0_TRP      | Trap on Divide by 0. This enables faulting/halting when an attempt is made to divide by 0. The relevant Usage Fault Status Register bit is DIVBYZERO, see Usage Fault Status Register on page 8-34. |
System Handler Priority Registers

Use the three System Handler Priority Registers to prioritize the following system handlers:

- memory manage
- bus fault
- usage fault
- debug monitor
- SVC
- SysTick
- PendSV.

System handlers are a special class of exception handler that can have their priority set to any of the priority levels. Most can be masked on (enabled) or off (disabled). When disabled, the fault is always treated as a Hard Fault.

The register addresses, access types, and Reset states are:

<table>
<thead>
<tr>
<th>Address</th>
<th>0xE000ED18, 0xE000ED1C, 0xE000ED20</th>
</tr>
</thead>
<tbody>
<tr>
<td>Access</td>
<td>Read/write</td>
</tr>
<tr>
<td>Reset state</td>
<td>0x00000000</td>
</tr>
</tbody>
</table>

Figure 8-13 on page 8-28 shows the fields of the System Handler Priority Registers.
Figure 8-13 System Handler Priority Registers bit assignments

Table 8-19 describes the fields of the System Handler Priority Registers.

<table>
<thead>
<tr>
<th>Bits</th>
<th>Field</th>
<th>Function</th>
</tr>
</thead>
<tbody>
<tr>
<td>[23:16]</td>
<td>PRI_N2</td>
<td>Priority of system handler 6, 10, and 14. Usage Fault, reserved, and PendSV.</td>
</tr>
<tr>
<td>[15:8]</td>
<td>PRI_N1</td>
<td>Priority of system handler 5, 9, and 13, Bus Fault, reserved, and reserved.</td>
</tr>
<tr>
<td>[7:0]</td>
<td>PRI_N</td>
<td>Priority of system handler 4, 8, and 12. Mem Manage, reserved, and Debug Monitor.</td>
</tr>
</tbody>
</table>

System Handler Control and State Register

Use the System Handler Control and State Register to:
- enable or disable the system handlers
- determine the pending status of bus fault, mem manage fault, and SVC
- determine the active status of the system handlers.

If a fault condition occurs while its fault handler is disabled, the fault escalates to a Hard Fault.

The register address, access type, and Reset state are:

Address  0xE000ED24
Access    Read/write
Reset state  0x00000000

Figure 8-14 on page 8-29 shows the fields of the System Handler and State Control Register.
Table 8-20 describes the fields of the System Handler Control Register.

### Table 8-20 System Handler Control and State Register bit assignments

<table>
<thead>
<tr>
<th>Bits</th>
<th>Field</th>
<th>Function</th>
</tr>
</thead>
<tbody>
<tr>
<td>[31:19]</td>
<td>Reserved</td>
<td>Reserved</td>
</tr>
<tr>
<td>[18]</td>
<td>USGFAULTENA</td>
<td>Set to 0 to disable, else 1 for enabled.</td>
</tr>
<tr>
<td>[17]</td>
<td>BUSFAULTENA</td>
<td>Set to 0 to disable, else 1 for enabled.</td>
</tr>
<tr>
<td>[16]</td>
<td>MEMFAULTENA</td>
<td>Set to 0 to disable, else 1 for enabled.</td>
</tr>
<tr>
<td>[15]</td>
<td>SVCALLPENDED</td>
<td>Reads as 1 if SVCall is pended.</td>
</tr>
<tr>
<td>[14]</td>
<td>BUSFAULTPENDED</td>
<td>Reads as 1 if BusFault is pended.</td>
</tr>
<tr>
<td>[13]</td>
<td>MEMFAULTPENDED</td>
<td>Reads as 1 if MemManage is pended.</td>
</tr>
<tr>
<td>[12]</td>
<td>USGFAULTPENDED</td>
<td>Read as 1 if usage fault is pended</td>
</tr>
<tr>
<td>[11]</td>
<td>SYSTICKACT</td>
<td>Reads as 1 if SysTick is active.</td>
</tr>
<tr>
<td>[10]</td>
<td>PENDSVACT</td>
<td>Reads as 1 if PendSV is active.</td>
</tr>
<tr>
<td>[9]</td>
<td>Reserved</td>
<td>Reserved</td>
</tr>
</tbody>
</table>
The active bits indicate if any of the system handlers are active, running now, or stacked because of pre-emption. This information is used for debugging and is also used by the application handlers. The pend bits are only set when a fault that cannot be retried has been deferred because of late arrival of a higher priority interrupt.

Caution

You can write, clear, or set the active bits, but you must only do this with extreme caution. Clearing and setting these bits does not repair stack contents nor clean up other data structures. It is intended that context switchers use clearing and setting to save a thread’s context, even when in a fault handler. The most common case is to save the context of a thread that is in an SVCall handler or UsageFault handler, for undefined instruction and coprocessor emulation.

The model for doing this is to save the current state, switch out the stack containing the handler’s context, load the state of the new thread, switch in the new thread’s stacks, and then return to the thread. The active bit of the current handler must never be cleared, because the IPSR is not changed to reflect this. Only use it to change stacked active handlers.

As indicated, the SVCALLPENDED and BUSFAULTPENDED bits are set when the corresponding handler is held off by a late arriving interrupt. These bits are not cleared until the underlying handler is actually invoked. That is, if a stack error or vector read error occurs before the SVCall or BusFault handler is started, the bits are not cleared. This enables the push-error or vector-read-error handler to choose to clear them or retry.
Configurable Fault Status Registers

Use the three Configurable Fault Status Registers to obtain information about local faults. These registers include:

- Memory Manage Fault Status Register
- Bus Fault Status Register on page 8-32
- Usage Fault Status Register on page 8-34.

The flags in these registers indicate the causes of local faults. Multiple flags can be set if more than one fault occurs. These register are read/write-clear. This means that they can be read normally, but writing a 1 to any bit clears that bit.

The register addresses, access types, and Reset states are:

Address
- 0xE000ED28 Memory Manage Fault Status Register
- 0xE000ED29 Bus Fault Status Register
- 0xE000ED2A Usage Fault Status Register

Access
Read/write-one-to-clear

Reset state
0x00000000

Figure 8-15 shows the fields of the Configurable Fault Status Registers.

<table>
<thead>
<tr>
<th>31</th>
<th>30-16</th>
<th>15</th>
<th>8-7</th>
<th>0</th>
</tr>
</thead>
<tbody>
<tr>
<td>Usage Fault Status Register</td>
<td>Bus Fault Status Register</td>
<td>Memory Manage Fault Status Register</td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

Figure 8-15 Configurable Fault Status Registers bit assignments

Memory Manage Fault Status Register

The flags in the Memory Manage Fault Status Register indicate the cause of memory access faults.

The register address, access type, and Reset state are:

Address
0xE000ED28

Access
Read/write-one-to-clear

Reset state
0x00000000

Figure 8-16 on page 8-32 shows the fields of the Memory Manage Fault Status Register.
Figure 8-16 Memory Manage Fault Register bit assignments

Table 8-21 describes the fields of the Memory Manage Fault Status Register.

Table 8-21 Memory Manage Fault Status Register bit assignments

<table>
<thead>
<tr>
<th>Bits</th>
<th>Field</th>
<th>Function</th>
</tr>
</thead>
<tbody>
<tr>
<td>[7]</td>
<td>MMARVALID</td>
<td>Memory Manage Address Register (MMAR) address valid flag:</td>
</tr>
<tr>
<td></td>
<td></td>
<td>1 = valid fault address in MMAR. A later-arriving fault, such as a bus fault, can clear a memory manage fault.</td>
</tr>
<tr>
<td></td>
<td></td>
<td>0 = no valid fault address in MMAR.</td>
</tr>
<tr>
<td></td>
<td></td>
<td>If a MemManage fault occurs that is escalated to a Hard Fault because of priority, the Hard Fault handler must clear this bit. This prevents problems on return to a stacked active MemManage handler whose MMAR value has been overwritten.</td>
</tr>
<tr>
<td>[4]</td>
<td>MSTKERR</td>
<td>Stacking from exception has caused one or more access violations. The SP is still adjusted and the values in the context area on the stack might be incorrect. The MMAR is not written.</td>
</tr>
<tr>
<td>[3]</td>
<td>MUNSTKERR</td>
<td>Unstack from exception return has caused one or more access violations. This is chained to the handler, so that the original return stack is still present. SP is not adjusted from failing return and new save is not performed. The MMAR is not written.</td>
</tr>
<tr>
<td>[1]</td>
<td>DACCVIOL</td>
<td>Data access violation flag. Attempting to load or store at a location that does not permit the operation sets the DACCVIOL flag. The return PC points to the faulting instruction. This error loads MMAR with the address of the attempted access.</td>
</tr>
<tr>
<td>[0]</td>
<td>IACCVIOL</td>
<td>Instruction access violation flag. Attempting to fetch an instruction from a location that does not permit execution sets the IACCVIOL flag. This occurs on any access to an XN region, even when the MPU is disabled or not present. The return PC points to the faulting instruction. The MMAR is not written.</td>
</tr>
</tbody>
</table>

Bus Fault Status Register

The flags in the Bus Fault Status Register indicate the cause of bus access faults.
The register address, access type, and Reset state are:

**Address**  0xE000ED29  
**Access**     Read/write-one-to-clear  
**Reset state**  0x00000000

Figure 8-17 shows the fields of the Bus Fault Status Register.

![Figure 8-17 Bus Fault Status Register bit assignments](image)

Table 8-22 describes the fields of the Bus Fault Status Register.

<table>
<thead>
<tr>
<th>Bits</th>
<th>Field</th>
<th>Function</th>
</tr>
</thead>
<tbody>
<tr>
<td>[7]</td>
<td>BFARVALID</td>
<td>This bit is set if the <em>Bus Fault Address Register</em> (BFAR) contains a valid address. This is true after a bus fault where the address is known. Other faults can clear this bit, such as a Mem Manage fault occurring later. If a Bus fault occurs that is escalated to a Hard Fault because of priority, the Hard Fault handler must clear this bit. This prevents problems if returning to a stacked active Bus fault handler whose BFAR value has been overwritten.</td>
</tr>
<tr>
<td>[4]</td>
<td>STKERR</td>
<td>Stacking from exception has caused one or more bus faults. The SP is still adjusted and the values in the context area on the stack might be incorrect. The BFAR is not written.</td>
</tr>
<tr>
<td>[3]</td>
<td>UNSTKERR</td>
<td>Unstack from exception return has caused one or more bus faults. This is chained to the handler, so that the original return stack is still present. SP is not adjusted from failing return and new save is not performed. The BFAR is not written.</td>
</tr>
</tbody>
</table>
The flags in the Usage Fault Status Register indicate the following errors:

- illegal combination of EPSR and instruction
- illegal PC load
- illegal processor state
- instruction decode error
- attempt to use a coprocessor instruction
- illegal unaligned access.

The register address, access type, and Reset state are:

- **Address** 0xE000ED2B
- **Access** Read/write clear
- **Reset state** 0x00000000

Figure 8-18 on page 8-35 shows the fields of the Usage Fault Status Register.

---

### Table 8-22 Bus Fault Status Register bit assignments (continued)

<table>
<thead>
<tr>
<th>Bits</th>
<th>Field</th>
<th>Function</th>
</tr>
</thead>
<tbody>
<tr>
<td>[2]</td>
<td>IMPRECISERR</td>
<td>Imprecise data bus error. It is a BusFault, but the Return PC is not related to the causing instruction. This is not a synchronous fault. So, if detected when the priority of the current activation is higher than the Bus Fault, it only pends. Bus fault activates when returning to a lower priority activation. If a precise fault occurs before returning to a lower priority exception, the handler detects both IMPRECISERR set and one of the precise fault status bits set at the same time. The BFAR is not written.</td>
</tr>
</tbody>
</table>
| [0]  | IBUSERR    | Instruction bus error flag:
|        | 1 = instruction bus error
|        | 0 = no instruction bus error.
|        | The IBUSERR flag is set by a prefetch error. The fault stops on the instruction, so if the error occurs under a branch shadow, no fault occurs. The BFAR is not written. |
Figure 8-18 Usage Fault Status Register bit assignments

Table 8-23 describes the fields of the Usage Fault Status Register.

<table>
<thead>
<tr>
<th>Bits</th>
<th>Field</th>
<th>Function</th>
</tr>
</thead>
<tbody>
<tr>
<td>[9]</td>
<td>DIVBYZERO</td>
<td>When DIV_0_TRP (see Configuration Control Register on page 8-25) is enabled and an SDIV or UDIV instruction is used with a divisor of 0, this fault occurs. The instruction is executed and the return PC points to it. If DIV_0_TRP is not set, then the divide returns a quotient of 0.</td>
</tr>
<tr>
<td>[8]</td>
<td>UNALIGNED</td>
<td>When UNALIGN_TRP is enabled (see Configuration Control Register on page 8-25), and there is an attempt to make an unaligned memory access, then this fault occurs. Unaligned LDM/STM/LDRD/STRD instructions always fault irrespective of the setting of UNALIGN_TRP.</td>
</tr>
<tr>
<td>[3]</td>
<td>NOCP</td>
<td>Attempt to use a coprocessor instruction. The processor does not support coprocessor instructions.</td>
</tr>
<tr>
<td>[2]</td>
<td>INVPC</td>
<td>Attempt to load EXC_RETURN into PC illegally. Invalid instruction, invalid context, invalid value. The return PC points to the instruction that tried to set the PC.</td>
</tr>
<tr>
<td>[1]</td>
<td>INVSTATE</td>
<td>Invalid combination of EPSR and instruction, for reasons other than UNDEFINED instruction. Return PC points to faulting instruction, with the invalid state.</td>
</tr>
<tr>
<td>[0]</td>
<td>UNDEFINSTR</td>
<td>The UNDEFINSTR flag is set when the processor attempts to execute an undefined instruction. This is an instruction that the processor cannot decode. The return PC points to the undefined instruction.</td>
</tr>
</tbody>
</table>

**Note**

The fault bits are additive if more than one fault occurs before this register is cleared.
**Hard Fault Status Register**

Use the *Hard Fault Status Register* (HFSR) to obtain information about events that activate the Hard Fault handler.

The register address, access type, and Reset state are:

- **Address**: 0xE000ED2C
- **Access**: Read/write-one-to-clear
- **Reset state**: 0x00000000

The HFSR is a write-clear register. This means that writing a 1 to a bit clears that bit.

Figure 8-19 shows the fields of the Hard Fault Status Register.

![Figure 8-19 Hard Fault Status Register bit assignments](image)

Table 8-24 describes the fields of the Hard Fault Status Register.

<table>
<thead>
<tr>
<th>Bits</th>
<th>Field</th>
<th>Function</th>
</tr>
</thead>
<tbody>
<tr>
<td>[31] DEBUGEVT</td>
<td>This bit is set if there is a fault related to debug. This is only possible when halting debug is not enabled. For monitor enabled debug, it only happens for BKPT when the current priority is higher than the monitor. When both halting and monitor debug are disabled, it only happens for debug events that are not ignored (minimally, BKPT). The Debug Fault Status Register is updated.</td>
<td></td>
</tr>
<tr>
<td>[30] FORCED</td>
<td>Hard Fault activated because a Configurable Fault was received and cannot activate because of priority or because the Configurable Fault is disabled. The Hard Fault handler then has to read the other fault status registers to determine cause.</td>
<td></td>
</tr>
<tr>
<td>[29:2] -</td>
<td>Reserved.</td>
<td></td>
</tr>
<tr>
<td>[1] VECTTBL</td>
<td>This bit is set if there is a fault because of vector table read on exception processing (Bus Fault). This case is always a Hard Fault. The return PC points to the pre-empted instruction.</td>
<td></td>
</tr>
<tr>
<td>[0] -</td>
<td>Reserved.</td>
<td></td>
</tr>
</tbody>
</table>
Debug Fault Status Register

Use the Debug Fault Status Register to monitor:

- external debug requests
- vector catches
- data watchpoint match
- BKPT instruction execution
- halt requests.

Multiple flags in the Debug Fault Status Register can be set when multiple fault conditions occur. The register is read/write clear. This means that it can be read normally. Writing a 1 to a bit clears that bit.

Note

These bits are not set unless the event is caught. This means that it causes a stop of some sort. If halting debug is enabled, these events stop the processor into debug. If debug is disabled and the debug monitor is enabled, then this becomes a debug monitor handler call, if priority permits. If debug and the monitor are both disabled, some of these events are Hard Faults, and the DBG EVT bit is set in the Hard Fault status register, and some are ignored.

The register address, access type, and Reset state are:

Address  0xE000ED30
Access    Read/write-one-to-clear
Reset state  0x00000000

Figure 8-20 shows the fields of the Debug Fault Status Register.
Table 8-25 describes the fields of the Debug Fault Status Register.

<table>
<thead>
<tr>
<th>Bits</th>
<th>Field</th>
<th>Function</th>
</tr>
</thead>
<tbody>
<tr>
<td>[31:5]</td>
<td>-</td>
<td>Reserved</td>
</tr>
</tbody>
</table>
| [4]   | EXTERNAL   | External debug request flag:  
|       |            | 1 = EDBGRQ signal asserted  
|       |            | 0 = EDBGRQ signal not asserted.  
|       |            | The processor stops on next instruction boundary.                         |
| [3]   | VCATCH     | Vector catch flag:  
|       |            | 1 = vector catch occurred  
|       |            | 0 = no vector catch occurred.                                             
|       |            | When the VCATCH flag is set, a flag in one of the local fault status registers is also set to indicate the type of fault. |
| [2]   | DWTTRAP    | Data Watchpoint and Trace (DWT) flag:  
|       |            | 1 = DWT match  
|       |            | 0 = no DWT match.                                                        
|       |            | The processor stops at the current instruction or at the next instruction. |
| [1]   | BKPT       | BKPT flag:  
|       |            | 1 = BKPT instruction execution  
|       |            | 0 = no BKPT instruction execution.                                       
|       |            | The BKPT flag is set by a BKPT instruction in flash patch code, and also by normal code.  
|       |            | Return PC points to breakpoint containing instruction.                    |
| [0]   | HALTED     | Halt request flag:  
|       |            | 1 = halt requested by NVIC, including step. The processor is halted on the next instruction.  
|       |            | 0 = no halt request.                                                     |

**Memory Manage Fault Address Register**

Use the Memory Manage Fault Address Register to read the address of the location that caused a Memory Manage Fault.

The register address, access type, and Reset state are:

- **Address**: 0xE000ED34
- **Access**: Read/write
- **Reset state**: Unpredictable
Table 8-26 describes the field of the Memory Manage Fault Address Register.

### Table 8-26 Memory Manage Fault Address Register bit assignments

<table>
<thead>
<tr>
<th>Bits</th>
<th>Field</th>
<th>Function</th>
</tr>
</thead>
<tbody>
<tr>
<td>[31:0]</td>
<td>ADDRESS</td>
<td>Mem Manage fault address field. ADDRESS is the data address of a faulted load or store attempt. When an unaligned access faults, the address is the actual address that faulted. Because an access can be split into multiple parts, each aligned, this address can be any offset in the range of the requested size. Flags in the Memory Manage Fault Status Register indicate the cause of the fault. See Memory Manage Fault Status Register on page 8-31.</td>
</tr>
</tbody>
</table>

#### Bus Fault Address Register

Use the Bus Fault Address Register to read the address of the location that generated a Bus Fault.

The register address, access type, and Reset state are:
- **Address**: 0xEE0ED38
- **Access**: Read/write
- **Reset state**: Unpredictable

Table 8-27 describes the fields of the Bus Fault Address Register.

### Table 8-27 Bus Fault Address Register bit assignments

<table>
<thead>
<tr>
<th>Bits</th>
<th>Field</th>
<th>Function</th>
</tr>
</thead>
<tbody>
<tr>
<td>[31:0]</td>
<td>ADDRESS</td>
<td>Bus fault address field. ADDRESS is the data address of a faulted load or store attempt. When an unaligned access faults, the address is the address requested by the instruction, even if that is not the address that faulted. Flags in the Bus Fault Status Register indicate the cause of the fault. See Bus Fault Status Register on page 8-32.</td>
</tr>
</tbody>
</table>

#### Auxiliary Fault Status Register

Use the *Auxiliary Fault Status Register* (AFSR) to determine additional system fault information to software.

The AFSR flags map directly onto the AUXFAULT inputs of the processor, and a single-cycle high level on an external pin causes the corresponding AFSR bit to become latched as one. The bit can only be cleared by writing a one to the corresponding AFSR bit.

When an AFSR bit is written or latched as one, an exception does not occur. If you require an exception, you must use an interrupt.
The register address, access type, and Reset state are:

Address  0xEEEE0D3C
Access    Read/write-clear
Reset state  0x00000000

describes the field of the AFSR.

<table>
<thead>
<tr>
<th>Bits</th>
<th>Field</th>
<th>Function</th>
</tr>
</thead>
<tbody>
<tr>
<td>[31:0]</td>
<td>IMPDEF</td>
<td>Implementation defined. The bits map directly onto the signal assignment to the AUXFAULT inputs. See Miscellaneous on page A-4.</td>
</tr>
</tbody>
</table>

**Software Trigger Interrupt Register**

Use the Software Trigger Interrupt Register to pend an interrupt to trigger.

The register address, access type, and Reset state are:

Address  0xE000EF00
Access    Write-only
Reset state  0x00000000

Figure 8-21 shows the fields of the Software Trigger Interrupt Register.

<table>
<thead>
<tr>
<th>Bits</th>
<th>Field</th>
<th>Function</th>
</tr>
</thead>
<tbody>
<tr>
<td>[31:9]</td>
<td>Reserved</td>
<td></td>
</tr>
<tr>
<td>[8:0]</td>
<td>INTID</td>
<td>Interrupt ID field. Writing a value to the INTID field is the same as manually pending an interrupt by setting the corresponding interrupt bit in an Interrupt Set Pending Register.</td>
</tr>
</tbody>
</table>
8.3 Level versus pulse interrupts

The processor supports both level and pulse interrupts. A level interrupt is held asserted until it is cleared by the ISR accessing the device. A pulse interrupt is a variant of an edge model. The edge must be sampled on the rising edge of the Cortex-M3 clock, HCLK, instead of being asynchronous.

For level interrupts, if the signal is not deasserted before the return from the interrupt routine, the interrupt repends and re-activates. This is particularly useful for FIFO and buffer-based devices because it ensures that they drain either by a single ISR or by repeated invocations, with no extra work. This means that the device holds the signal in assert until the device is empty.

A pulse interrupt can be reasserted during the ISR so that the interrupt can be pended and active at the same time. The application design must ensure that a second pulse does not arrive before the first pulse is activated. The second pend has no affect because it is already pended. However, if the interrupt is asserted for at least one cycle, the NVIC latches the pend bit. When the ISR activates, the pend bit is cleared. If the interrupt asserts again while it is activated, it can latch the pend bit again.

Pulse interrupts are mostly used for external signals and for rate or repeat signals.
Chapter 9
Memory Protection Unit

This chapter describes the processor Memory Protection Unit (MPU). It contains the following sections:

- *About the MPU* on page 9-2
- *MPU programmer’s model* on page 9-3
- *Interrupts and updating the MPU* on page 9-19
- *MPU access permissions* on page 9-13
- *MPU aborts* on page 9-15
- *Updating an MPU region* on page 9-16.
9.1 About the MPU

The MPU is a component for memory protection. The processor supports the standard ARMv7 Protected Memory System Architecture (PMSAv7) model. The MPU provides full support for:

- protection regions
- overlapping protection regions
- access permissions
- exporting memory attributes to the system.

MPU mismatches and permission violations invoke the programmable-priority MemManage fault handler. For more information, see Memory Manage Fault Address Register on page 8-38.

You can use the MPU to:

- enforce privilege rules
- separate processes
- enforce access rules.
9.2 MPU programmer’s model

This section describes the registers that control the MPU. It contains the following:

- **Summary of the MPU registers**
- **Description of the MPU registers**

9.2.1 Summary of the MPU registers

Table 9-1 provides a summary of the MPU registers.

<table>
<thead>
<tr>
<th>Name of register</th>
<th>Type</th>
<th>Address</th>
<th>Reset value</th>
<th>Page</th>
</tr>
</thead>
<tbody>
<tr>
<td>MPU Type Register</td>
<td>Read Only</td>
<td>0xE000ED90</td>
<td>0x00000800</td>
<td>page 9-3</td>
</tr>
<tr>
<td>MPU Control Register</td>
<td>Read/Write</td>
<td>0xE000ED94</td>
<td>0x00000000</td>
<td>page 9-4</td>
</tr>
<tr>
<td>MPU Region Number register</td>
<td>Read/Write</td>
<td>0xE000ED98</td>
<td>-</td>
<td>page 9-6</td>
</tr>
<tr>
<td>MPU Region Base Address register</td>
<td>Read/Write</td>
<td>0xE000ED9C</td>
<td>-</td>
<td>page 9-7</td>
</tr>
<tr>
<td>MPU Region Attribute and Size register(s)</td>
<td>Read/Write</td>
<td>0xE000EDA0</td>
<td>-</td>
<td>page 9-8</td>
</tr>
<tr>
<td>MPU Alias 1 Region Base Address register</td>
<td>Alias of D9C</td>
<td>0xE000EDA4</td>
<td>-</td>
<td>page 9-11</td>
</tr>
<tr>
<td>MPU Alias 1 Region Attribute and Size register</td>
<td>Alias of DA0</td>
<td>0xE000EDA8</td>
<td>-</td>
<td>page 9-11</td>
</tr>
<tr>
<td>MPU Alias 2 Region Base Address register</td>
<td>Alias of D9C</td>
<td>0xE000EDAC</td>
<td>-</td>
<td>page 9-11</td>
</tr>
<tr>
<td>MPU Alias 2 Region Attribute and Size register</td>
<td>Alias of DA0</td>
<td>0xE000EDB0</td>
<td>-</td>
<td>page 9-11</td>
</tr>
<tr>
<td>MPU Alias 3 Region Base Address register</td>
<td>Alias of D9C</td>
<td>0xE000EDB4</td>
<td>-</td>
<td>page 9-11</td>
</tr>
<tr>
<td>MPU Alias 3 Region Attribute and Size register</td>
<td>Alias of DA0</td>
<td>0xE000EDB8</td>
<td>-</td>
<td>page 9-11</td>
</tr>
</tbody>
</table>

9.2.2 Description of the MPU registers

This section contains a description of the MPU registers.

**MPU Type Register**

Use the MPU Type Register to see how many regions the MPU supports. Read bits [15:8] to determine if an MPU is present.

The register address, access type, and Reset state are:

- **Address** 0xE000ED90
- **Access** Read-only
Reset state 0x00000800

Figure 9-1 shows the fields of the MPU Type Register.

Table 9-2 describes the fields of the MPU Type Register.

<table>
<thead>
<tr>
<th>Bits</th>
<th>Field</th>
<th>Function</th>
</tr>
</thead>
<tbody>
<tr>
<td>[23:16]</td>
<td>IREGION</td>
<td>Because the processor core uses only a unified MPU, IREGION always contains 0x00.</td>
</tr>
<tr>
<td>[15:8]</td>
<td>DREGION</td>
<td>Number of supported MPU regions field. DREGION contains 0x08 if the implementation contains an MPU indicating eight MPU regions, otherwise it contains 0x00.</td>
</tr>
<tr>
<td>[7:0]</td>
<td></td>
<td>Reserved.</td>
</tr>
<tr>
<td>[0]</td>
<td>SEPARATE</td>
<td>Because the processor core uses only a unified MPU, SEPARATE is always 0.</td>
</tr>
</tbody>
</table>

**MPU Control Register**

Use the MPU Control Register to:
- enable the MPU
- enable the default memory map (background region)
- enable the MPU when in Hard Fault, Non-maskable Interrupt (NMI), and FAULTMASK escalated handlers.

When the MPU is enabled, at least one region of the memory map must be enabled for the MPU to function unless the PRIVDEFENA bit is set. If the PRIVDEFENA bit is set and no regions are enabled, then only privileged code can operate.

When the MPU is disabled, the default address map is used, as if no MPU is present.

When the MPU is enabled, only the system partition and vector table loads are always accessible. Other areas are accessible based on regions and whether PRIVDEFENA is enabled.
Unless HFNMIENA is set, the MPU is not enabled when the exception priority is –1 or –2. These priorities are only possible when in Hard fault, NMI, or when FAULTMASK is enabled. The HFNMIENA bit enables the MPU when operating with these two priorities.

The register address, access type, and Reset state are:

**Address**  0xE000ED94  
**Access**  Read/write  
**Reset state**  0x00000000

Figure 9-2 shows the fields of the MPU Control Register.

![Figure 9-2 MPU Control Register bit assignments](image-url)
Table 9-3 describes the fields of the MPU Control Register.

### Table 9-3 MPU Control Register bit assignments

<table>
<thead>
<tr>
<th>Bits</th>
<th>Field</th>
<th>Function</th>
</tr>
</thead>
<tbody>
<tr>
<td>[31:2]</td>
<td>-</td>
<td>Reserved.</td>
</tr>
<tr>
<td>[2]</td>
<td>PRIVDEFENA</td>
<td>This bit enables the default memory map for privileged access, as a background region, when the MPU is enabled. The background region acts as if it was region number 1 before any settable regions. Any region that is set up overlays this default map, and overrides it. If this bit = 0, the default memory map is disabled, and memory not covered by a region faults. When the MPU is enabled and PRIVDEFENA is enabled, the default memory map is as described in Chapter 4 Memory Map. This applies to memory type, Execute Never (XN), cache and shareable rules. However, this only applies to privileged mode (fetch and data access). User mode code faults unless a region has been set up for its code and data. When the MPU is disabled, the default map acts on both privileged and user mode code. XN and SO rules always apply to the System partition whether this enable is set or not. If the MPU is disabled, this bit is ignored. Reset clears the PRIVDEFENA bit.</td>
</tr>
<tr>
<td>[1]</td>
<td>HFNMIENA</td>
<td>This bit enables the MPU when in Hard Fault, NMI, and FAULTMASK escalated handlers. If this bit = 1 and the ENABLE bit = 1, the MPU is enabled when in these handlers. If this bit = 0, the MPU is disabled when in these handlers, regardless of the value of ENABLE. If this bit =1 and ENABLE = 0, behavior is Unpredictable. Reset clears the HFNMIENA bit.</td>
</tr>
<tr>
<td>[0]</td>
<td>ENABLE</td>
<td>MPU enable bit:</td>
</tr>
<tr>
<td></td>
<td></td>
<td>1 = enable MPU</td>
</tr>
<tr>
<td></td>
<td></td>
<td>0 = disable MPU.</td>
</tr>
<tr>
<td></td>
<td></td>
<td>Reset clears the ENABLE bit.</td>
</tr>
</tbody>
</table>

**MPU Region Number Register**

Use the MPU Region Number Register to select which protection region is accessed. Then write to the MPU Region Base Address Register or the MPU Attributes and Size Register to configure the characteristics of the protection region.

The register address, access type, and Reset state are:

- **Address**: 0xE000ED98
- **Access**: Read/write
- **Reset state**: Unpredictable

Figure 9-3 on page 9-7 shows the fields of the MPU Region Number Register.
Figure 9-4 on page 9-8 shows the fields of the MPU Region Base Address Register.

Table 9-4 MPU Region Number Register bit assignments

<table>
<thead>
<tr>
<th>Bits</th>
<th>Field</th>
<th>Function</th>
</tr>
</thead>
<tbody>
<tr>
<td>[31:8]</td>
<td>-</td>
<td>Reserved.</td>
</tr>
<tr>
<td>[7:0]</td>
<td>REGION</td>
<td>Region select field. Selects the region to operate on when using the Region Attribute and Size Register and the Region Base Address Register. It must be written first except when the address VALID + REGION fields are written, which overwrites this.</td>
</tr>
</tbody>
</table>

**MPU Region Base Address Register**

Use the MPU Region Base Address Register to write the base address of a region. The Region Base Address Register also contains a REGION field that you can use to override the REGION field in the MPU Region Number Register, if the VALID bit is set.

The Region Base Address register sets the base for the region. It is aligned by the size. So, a 64-KB sized region must be aligned on a multiple of 64KB, for example, 0x00010000 or 0x00020000.

The region always reads back as the current MPU region number. VALID always reads back as 0. Writing with VALID = 1 and REGION = n changes the region number to n. This is a short-hand way to write the MPU Region Number Register.

This register is Unpredictable if accessed other than as a word.

The register address, access type, and Reset state are:

- **Address**: 0xE000ED9C
- **Access**: Read/write
- **Reset state**: Unpredictable

Figure 9-4 on page 9-8 shows the fields of the MPU Region Base Address Register.
MPU Region Attribute and Size Register

Use the MPU Region Attribute and Size Register to control the MPU access permissions. The register is made up of two part registers, each of halfword size. These can be accessed using the individual size, or they can both be simultaneously accessed using a word operation.

The sub-region disable bits are Unpredictable for region sizes of 32 bytes, 64 bytes, and 128 bytes.

The register address, access type, and Reset state are:
- **Address**: 0xE000EDA0
- **Access**: Read/write
- **Reset state**: Unpredictable

Figure 9-5 on page 9-9 shows the fields of the MPU Region Attribute and Size Register.
Table 9-6 MPU Region Attribute and Size Register bit assignments

<table>
<thead>
<tr>
<th>Bits</th>
<th>Field</th>
<th>Function</th>
</tr>
</thead>
<tbody>
<tr>
<td>[31:29]</td>
<td>-</td>
<td>Reserved.</td>
</tr>
</tbody>
</table>
| [28] | XN | Instruction access disable bit: 
| | | 1 = disable instruction fetches 
| | | 0 = enable instruction fetches. |
| [27] | - | Reserved. |
| [26:24] | AP | Data access permission field: |
| | | Value | Privileged permissions | User permissions |
| b000 | No access | No access |
| b001 | Read/write | No access |
| b010 | Read/write | Read-only |
| b011 | Read/write | Read/write |
| b100 | Reserved | Reserved |
| b101 | Read-only | No access |
| b110 | Read-only | Read-only |
| b111 | Read-only. | Read-only. |
| [21:19] | TEX | Type extension field. |
| [18] | S | Shareable bit: 
| | | 1 = shareable 
| | | 0 = not shareable. |
| [17] | C | Cacheable bit: 
| | | 1 = cacheable 
| | | 0 = not cacheable. |
Table 9-6 MPU Region Attribute and Size Register bit assignments (continued)

<table>
<thead>
<tr>
<th>Bits</th>
<th>Field</th>
<th>Function</th>
</tr>
</thead>
</table>
| [16] | B     | Bufferable bit:  
1 = bufferable  
0 = not bufferable. |
| [15:8] | SRD  | Sub-Region Disable (SRD) field. Setting an SRD bit disables the corresponding sub-region. Regions are split into eight equal-sized sub-regions. Sub-regions are not supported for region sizes of 128 bytes and less. For more information, see Sub-Regions on page 9-12. |
| [0]  | ENABLE | Region enable bit. |

For information about access permission, see MPU access permissions on page 9-13.

Table 9-7 MPU protection region size field

<table>
<thead>
<tr>
<th>Region</th>
<th>Size</th>
</tr>
</thead>
<tbody>
<tr>
<td>b00000</td>
<td>Reserved</td>
</tr>
<tr>
<td>b00001</td>
<td>Reserved</td>
</tr>
<tr>
<td>b00010</td>
<td>Reserved</td>
</tr>
<tr>
<td>b00011</td>
<td>Reserved</td>
</tr>
<tr>
<td>b00100</td>
<td>32B</td>
</tr>
<tr>
<td>b00101</td>
<td>64B</td>
</tr>
<tr>
<td>b00110</td>
<td>128B</td>
</tr>
<tr>
<td>b00111</td>
<td>256B</td>
</tr>
<tr>
<td>b01000</td>
<td>512B</td>
</tr>
<tr>
<td>b01001</td>
<td>1KB</td>
</tr>
<tr>
<td>b01010</td>
<td>2KB</td>
</tr>
<tr>
<td>b01011</td>
<td>4KB</td>
</tr>
<tr>
<td>b01100</td>
<td>8KB</td>
</tr>
<tr>
<td>b01101</td>
<td>16KB</td>
</tr>
</tbody>
</table>
9.2.3 Accessing the MPU using the alias registers

You can optimize the loading speed of the MPU registers using register aliasing. There are three sets of Nested Vectored Interrupt Controller (NVIC) alias registers. These are described in NVIC register descriptions on page 8-7.

The aliases access the registers in exactly the same way, and they exist to enable the use of sequential writes (STM) to update between one and four regions. This is used when disable/change/enable is not required.
You cannot use these aliases to read the contents of the regions because the region number must be written.

An example code sequence for updating four regions is

; R1 = 4 region pairs from process control block (8 words)
MOV R0, #NVIC_BASE
ADD R0, #MPU_REG_CTRL
LDM R1, [R2-R9] ; load region information for 4 regions
STM R0, [R2-R9] ; update all 4 regions at once

--- Note ---
You can normally use the memcpy() function in a C/C++ compiler for this sequence. However, you must verify that the compiler uses word transfers.

### 9.2.4 Sub-Regions

The eight Sub-Region Disable (SRD) bits of the Region Attribute and Size Register divide a region into eight equal-sized units based on the region size. This enables selectively disabling some of the 1/8th sub-regions. The least significant bit affects the first 1/8th sub-region, and the most significant bits affects the last 1/8th sub-region. A disabled sub-region enables any other region overlapping that range to be matched instead. If no other region overlaps the sub-region, the default behavior is used, no match – a fault. Sub-regions cannot be used with the three smallest regions of size: 32, 64, and 128. If these sub-regions are used, the results are Unpredictable.

#### Example of SRD use

Two regions with the same base address overlap. One region is 64KB, and the other is 512KB. The bottom 64KB of the 512KB region is disabled so that the attributes from the 64KB apply. This is achieved by setting SRD for the 512KB region to b11111110.
9.3 MPU access permissions

This section describes the MPU access permissions. The access permission bits, TEX, C, B, AP, and XN, of the Region Access Control Register (see MPU Region Attribute and Size Register on page 9-8) control access to the corresponding memory region. If an access is made to an area of memory without the required permissions, then a permission fault is raised.

Table 9-8 describes the TEX, C, and B encoding.

<table>
<thead>
<tr>
<th>TEX</th>
<th>C</th>
<th>B</th>
<th>Description</th>
<th>Memory type</th>
<th>Region shareability</th>
</tr>
</thead>
<tbody>
<tr>
<td>b000</td>
<td>0</td>
<td>0</td>
<td>Strongly ordered.</td>
<td>Strongly ordered</td>
<td>Shareable</td>
</tr>
<tr>
<td>b000</td>
<td>0</td>
<td>1</td>
<td>Shared device.</td>
<td>Device</td>
<td>Shareable</td>
</tr>
<tr>
<td>b000</td>
<td>1</td>
<td>0</td>
<td>Outer and inner write-through. No write allocate.</td>
<td>Normal</td>
<td>S</td>
</tr>
<tr>
<td>b000</td>
<td>1</td>
<td>1</td>
<td>Outer and inner write-back. No write allocate.</td>
<td>Normal</td>
<td>S</td>
</tr>
<tr>
<td>b001</td>
<td>0</td>
<td>0</td>
<td>Outer and inner noncacheable.</td>
<td>Normal</td>
<td>S</td>
</tr>
<tr>
<td>b001</td>
<td>0</td>
<td>1</td>
<td>Reserved.</td>
<td>Reserved</td>
<td>Reserved</td>
</tr>
<tr>
<td>b001</td>
<td>1</td>
<td>0</td>
<td>Implementation-defined.</td>
<td></td>
<td></td>
</tr>
<tr>
<td>b001</td>
<td>1</td>
<td>1</td>
<td>Outer and inner write-back. Write and read allocate.</td>
<td>Normal</td>
<td>S</td>
</tr>
<tr>
<td>b010</td>
<td>0</td>
<td>0</td>
<td>Nonshared device.</td>
<td>Device</td>
<td>Not shareable</td>
</tr>
<tr>
<td>b010</td>
<td>0</td>
<td>1</td>
<td>Reserved.</td>
<td>Reserved</td>
<td>Reserved</td>
</tr>
<tr>
<td>b010</td>
<td>1</td>
<td>X</td>
<td>Reserved.</td>
<td>Reserved</td>
<td>Reserved</td>
</tr>
<tr>
<td>b1BB</td>
<td>A</td>
<td>A</td>
<td>Cached memory BB = outer policy. AA = inner policy.</td>
<td>Normal</td>
<td>S</td>
</tr>
</tbody>
</table>

Note

In Table 9-8, S is the S bit [2] from the MPU Region Attributes and Size Register.
Table 9-9 describes the cache policy for memory attribute encoding.

<table>
<thead>
<tr>
<th>Memory attribute encoding (AA and BB)</th>
<th>Cache policy</th>
</tr>
</thead>
<tbody>
<tr>
<td>00</td>
<td>Non-cacheable</td>
</tr>
<tr>
<td>01</td>
<td>Write back, write and read allocate</td>
</tr>
<tr>
<td>10</td>
<td>Write through, no write allocate</td>
</tr>
<tr>
<td>11</td>
<td>Write back, no write allocate</td>
</tr>
</tbody>
</table>

--- **Note** ---
All cache policies presented by HPROT and MEMATTR relate to an outer cache.

Table 9-10 describes the AP encoding.

<table>
<thead>
<tr>
<th>AP[2:0]</th>
<th>Privileged permissions</th>
<th>User permissions</th>
<th>Descriptions</th>
</tr>
</thead>
<tbody>
<tr>
<td>000</td>
<td>No access</td>
<td>No access</td>
<td>All accesses generate a permission fault</td>
</tr>
<tr>
<td>001</td>
<td>Read/write</td>
<td>No access</td>
<td>Privileged access only</td>
</tr>
<tr>
<td>010</td>
<td>Read/write</td>
<td>Read only</td>
<td>Writes in user mode generate a permission fault</td>
</tr>
<tr>
<td>011</td>
<td>Read/write</td>
<td>Read/write</td>
<td>Full access</td>
</tr>
<tr>
<td>100</td>
<td>Unpredictable</td>
<td>Unpredictable</td>
<td>Reserved</td>
</tr>
<tr>
<td>101</td>
<td>Read only</td>
<td>No access</td>
<td>Privileged read only</td>
</tr>
<tr>
<td>110</td>
<td>Read only</td>
<td>Read only</td>
<td>Privileged/user read only</td>
</tr>
<tr>
<td>111</td>
<td>Read only</td>
<td>Read only</td>
<td>Privileged/user read only</td>
</tr>
</tbody>
</table>

Table 9-11 describes the XN encoding.

<table>
<thead>
<tr>
<th>XN</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>0</td>
<td>All instruction fetches enabled</td>
</tr>
<tr>
<td>1</td>
<td>No instruction fetches enabled</td>
</tr>
</tbody>
</table>
9.4 MPU aborts

For information about MPU aborts, see *Memory Manage Fault Address Register* on page 8-38.
9.5 Updating an MPU region

There are three registers consisting of three memory mapped words that program the MPU regions. These are part registers that you can individually program and access. This means that you can port existing ARMv6, ARMv7, and CP15 code. This replaces MRC and MCR with LDRx and STRx operations.

You can also access these registers as three words, and program them using only two words. Aliases are provided to enable programming a set of regions simultaneously using an STM instruction.

9.5.1 Updating an MPU region using CP15 equivalent code

Using CP15 equivalent code:

; R1 = region number
; R2 = size/enable
; R3 = attributes
; R4 = address
MOV R0,#NVIC_BASE
ADD R0,#MPU_REG_CTRL
STR R1,[R0,#0]; region number
STR R4,[R0,#4]; address
STRHR2,[R0,#8]; size and enable
STRHR3,[R0,#10]; attributes

Note

If interrupts could pre-empt during this period, this region could affect them. This means that the region must be disabled, written, and then enabled. This is usually not necessary for a context switcher, but would be necessary if updated elsewhere.

; R1 = region number
; R2 = size/enable
; R3 = attributes
; R4 = address
MOV R0,#NVIC_BASE
ADD R0,#MPU_REG_CTRL
STR R1,[R0,#0]; region number
BIC R2,R2, #1; disable
STRHR2,[R0,#8]; size and enable
STR R4,[R0,#4]; address
STRHR3,[R0,#10]; attributes
ORR R2,#1 ; enable
STRHR2,[R0,#8]; size and enable
DMB/DSB is not necessary because the Private Peripheral Bus is a strongly ordered memory area. However, a DSB is necessary before the effect on the MPU takes place, such as the end of a context switcher.

An ISB is necessary if the code that programs the MPU region or regions is entered using a branch or call. If the code is entered using a return from exception, or by taking an exception, then an ISB is not necessary.

### 9.5.2 Updating an MPU region using two or three words

You can program directly using two or three words, depending on how the information is divided:

```assembly
; R1 = region number
; R2 = address
; R3 = size, attributes in one
MOV R0,#NVIC_BASE
ADD R0,#MPU_REG_CTRL
STR R1,[R0,#0]; region number
STR R2,[R0,#4]; address
STR R3,[R0,#8]; size, attributes
```

An STM can optimize this:

```assembly
; R1 = region number
; R2 = address
; R3 = size, attributes in one
MOV R0,#NVIC_BASE
ADD R0,#MPU_REG_CTRL
STM R0,{R1-R3}; region number, address, size, and attributes
```

You can do this in two words for pre-packed information. This means that the base address register contains the region number in addition to a region-valid bit. This is useful when the data is statically packed, for example in a boot list or a Process Control Block (PCB).

```assembly
; R1 = address and region number in one
; R2 = size and attributes in one
MOV R0,#NVIC_BASE
ADD R0,#MPU_REG_CTRL
STR R1,[R0,#4]; address and region number
STR R2,[R0,#8]; size and attributes
```

An STM can optimize this:

```assembly
; R1 = address and region number in one
; R2 = size and attributes in one
MOV R0,#NVIC_BASE
ADD R0,#MPU_REG_CTRL
```
STM R0,{R1-R2}; address, region number, size

For information about interrupts and updating the MPU, see *Interrupts and updating the MPU* on page 9-19.
9.6 Interrupts and updating the MPU

An MPU region can contain critical data. This is because it takes more than one bus transaction to update. This is normally two words. As a result, it is not thread safe. That is, an interrupt can split the two words, leaving the region with incoherent information. There are two different issues:

- An interrupt can come in that would also update the MPU. This is not only a read-modify-write issue, it also affects cases where the interrupt routine is guaranteed not to modify the same region. This is because the programming relies on the region number being written into a register so that it knows which region to update. So in this case, you must disable interrupts around each update routine.

- An interrupt can come in that would use the region being updated or would be affected because only the base or size fields had been updated. If the new size field is changed, but the base is not, the base+new_size might overlap into an area normally handled by another region. In this case, the disable-modify-enable approach is required.

But for standard OS context switch code, which would change user regions, there is no risk, because these regions would be preset to user privilege and a user area address. This means that even an interrupt would cause no side effect. Therefore the disable/enable code is not required nor is interrupt disable.

The most common approach is to only program the MPU from boot code and context switcher. If these are the only two places, and the context switcher is only updating user regions, then disable is not required because the context switcher is already a critical region and the boot code runs with interrupts disabled.
Chapter 10

Core Debug

This chapter describes how to debug and test the processor. It contains the following sections:

- About core debug on page 10-2
- Core debug registers on page 10-3
- Core debug access example on page 10-12
- Using application registers in core debug on page 10-13.
10.1 About core debug

Core debug is accessed through the core debug registers. Debug access to these registers is by means of the Advanced High-performance Bus (AHB-AP) port, see AHB-AP on page 11-38. The processor can access these registers directly over the internal Private Peripheral Bus (PPB).

Table 10-1 shows the core debug registers.

Table 10-1 Core debug registers

<table>
<thead>
<tr>
<th>Address</th>
<th>Type</th>
<th>Reset Value</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>0xE000EDF0</td>
<td>Read/Write</td>
<td>0x00000000a</td>
<td>Debug Halting Control and Status Register</td>
</tr>
<tr>
<td>0xE000EDF4</td>
<td>Write-only</td>
<td>-</td>
<td>Debug Core Register Selector Register</td>
</tr>
<tr>
<td>0xE000EDF8</td>
<td>Read/Write</td>
<td>-</td>
<td>Debug Core Register Data Register</td>
</tr>
<tr>
<td>0xE000EDFC</td>
<td>Read/Write</td>
<td>0x00000000b</td>
<td>Debug Exception and Monitor Control Register</td>
</tr>
</tbody>
</table>

a. Bits 5, 3, 2, 1, 0 are reset by PORESETn. Bit [1] is also reset by SYSRESETn and writing a 1 to the VECTRESET bit of the Application Interrupt and Reset Control Register.
b. Bits 16,17,18,19 are also reset by SYSRESETn and writing a 1 to the VECTRESET bit of the Application Interrupt and Reset Control Register.

Also used is the Debug Fault Status Register see Debug Fault Status Register on page 8-37 for more information.

10.1.1 Halt mode debugging

The debugger can halt the core by setting the C_DEBUGEN and C_HALT bits of the Debug Halting Control and Status Register. The core acknowledges when halted by setting the S_HALT bit of the Debug Halting Control and Status Register.

The core can be single stepped by halting the core, setting the C_STEP bit to 1, and then clearing the C_HALT bit to 0. The core acknowledges completion of the step and re-halt by setting the S_HALT bit of the Debug Halting Control and Status Register.

10.1.2 Exiting core debug

The core can exit Halting debug by clearing the C_DEBUGEN bit in the Debug Halting and Status Register.
10.2 Core debug registers

The registers that provide debug operations are:

- *Debug Halting Control and Status Register*
- *Debug Exception and Monitor Control Register* on page 10-8.
- *Debug Core Register Data Register* on page 10-7
- *Debug Exception and Monitor Control Register* on page 10-8.

10.2.1 Debug Halting Control and Status Register

The purpose of the *Debug Halting Control and Status Register* (DHCSR) is to:

- provide status information about the state of the processor
- enable core debug
- halt and step the processor.

The DHCSR:

- is a 32-bit read/write register
- address is 0xE000EDF0.

Note
The DHCSR is only reset from a system reset, including power on. Bit 16 of DHCSR is Unpredictable on reset.

Figure 10-1 on page 10-4 shows the arrangement of bits in the register.
Table 10-2 shows the bit functions of the Debug ID Register.

**Table 10-2 Debug Halting Control and Status Register**

<table>
<thead>
<tr>
<th>Bits</th>
<th>Type</th>
<th>Field</th>
<th>Function</th>
</tr>
</thead>
<tbody>
<tr>
<td>[31:16]</td>
<td>Write</td>
<td>DBGKEY</td>
<td>Debug Key. 0xA05F must be written whenever this register is written. Reads back as status bits [25:16]. If not written as Key, the write operation is ignored and no bits are written into the register.</td>
</tr>
<tr>
<td>[31:26]</td>
<td>-</td>
<td>-</td>
<td>Reserved, RAZ.</td>
</tr>
<tr>
<td>[25]</td>
<td>Read</td>
<td>S_RESET_ST</td>
<td>Indicates that the core has been reset, or is now being reset, since the last time this bit was read. This a sticky bit that clears on read. So, reading twice and getting 1 then 0 means it was reset in the past. Reading twice and getting 1 both times means that it is being reset now (held in reset still).</td>
</tr>
<tr>
<td>[24]</td>
<td>Read</td>
<td>S RETIRE_ST</td>
<td>Indicates that an instruction has completed since last read. This is a sticky bit that clears on read. This determines if the core is stalled on a load/store or fetch.</td>
</tr>
<tr>
<td>[23:20]</td>
<td>-</td>
<td>-</td>
<td>Reserved, RAZ.</td>
</tr>
<tr>
<td>[19]</td>
<td>Read</td>
<td>S_LOCKUP</td>
<td>Reads as one if the core is running (not halted) and a lockup condition is present.</td>
</tr>
</tbody>
</table>
### Table 10-2 Debug Halting Control and Status Register (continued)

<table>
<thead>
<tr>
<th>Bits</th>
<th>Type</th>
<th>Field</th>
<th>Function</th>
</tr>
</thead>
<tbody>
<tr>
<td>18</td>
<td>Read</td>
<td>S_SLEEP</td>
<td>Indicates that the core is sleeping (WFI, WFE or SLEEP-ON-EXIT). Must use C_HALT to gain control or wait for interrupt to wake-up. For more information on SLEEP-ON-EXIT see Table 7-1 on page 7-3.</td>
</tr>
<tr>
<td>17</td>
<td>Read</td>
<td>S_HALT</td>
<td>The core is in debug state when S_HALT is set.</td>
</tr>
<tr>
<td>16</td>
<td>Read</td>
<td>S_REGRDY</td>
<td>Register Read/Write on the Debug Core Register Selector register is available. Last transfer is complete.</td>
</tr>
<tr>
<td>15:6</td>
<td>-</td>
<td>-</td>
<td>Reserved.</td>
</tr>
<tr>
<td>5</td>
<td>Read/write</td>
<td>C_SNAPSTALL</td>
<td>If the core is stalled on a load/store operation the stall ceases and the instruction is forced to complete. This enables Halting debug to gain control of the core. It can only be set if: C_DEBUGEN = 1 C_HALT = 1 The core reads S_RETIRE_ST as 0. This indicates that no instruction has advanced. This prevents misuse. The bus state is Unpredictable when this is used. S_RETIRE can detect core stalls on load/store operations.</td>
</tr>
<tr>
<td>4</td>
<td>-</td>
<td>-</td>
<td>Reserved.</td>
</tr>
<tr>
<td>3</td>
<td>Read/write</td>
<td>C_MASKINTS</td>
<td>Mask interrupts when stepping or running in halted debug. Does not affect NMI, which is not maskable. Must only be modified when the processor is halted (S_HALT == 1).</td>
</tr>
<tr>
<td>2</td>
<td>Read/write</td>
<td>C_STEP</td>
<td>Steps the core in halted debug. When C_DEBUGEN = 0, this bit has no effect. Must only be modified when the processor is halted (S_HALT == 1).</td>
</tr>
<tr>
<td>1</td>
<td>Read/write</td>
<td>C_HALT</td>
<td>Halts the core. This bit is set automatically when the core Halts. For example Breakpoint. This bit clears on core reset. This bit can only be written if C_DEBUGEN is 1, otherwise it is ignored. When setting this bit to 1, C_DEBUGEN must also be written to 1 in the same value (value[1:0] is 2'b11). The core can halt itself, but only if C_DEBUGEN is already 1 and only if it writes with b11).</td>
</tr>
<tr>
<td>0</td>
<td>Read/write</td>
<td>C_DEBUGEN</td>
<td>Enables debug. This can only be written by AHB-AP and not by the core. It is ignored when written by the core, which cannot set or clear it. The core must write a 1 to it when writing C_HALT to halt itself.</td>
</tr>
</tbody>
</table>

If not enabled for Halting mode, C_DEBUGEN = 1, all other fields are disabled.
This register is not reset on a system reset. It is reset by a power-on reset. However, the 
C_HALT bit always clears on a system reset.

To halt on a reset, the following bits must be enabled:

- bit [0], VC_CORERESET, of the Debug Exception and Monitor Control 
  Register
- bit [0], C_DEBUGEN, of the Debug Halting Control and Status Register.

**Note**

Writes to this register in any size other than word are Unpredictable. It is acceptable to 
read in any size, and you can use it to avoid or intentionally change a sticky bit.

### 10.2.2 Debug Core Register Selector Register

The purpose of the Debug Core Register Selector Register (DCRSR) is to select the 
processor register to transfer data to or from.

The DCRSR:

- is a 17-bit write-only register
- address is 0xE000EDF4.

Figure 10-2 shows the arrangement of bits in the register.

```
  31 |   | 17 16|15 |   | 5 4 | 0

  Reserved  |   | Reserved  | REGSEL
```

**Figure 10-2 Debug Core Register Selector Register format**

Table 10-3 shows the bit functions of the Debug Core Selector Register.

**Table 10-3 Debug Core Register Selector Register**

<table>
<thead>
<tr>
<th>Bits</th>
<th>Type</th>
<th>Field</th>
<th>Function</th>
</tr>
</thead>
<tbody>
<tr>
<td>[31:17]</td>
<td>-</td>
<td>-</td>
<td>Reserved</td>
</tr>
</tbody>
</table>
This write-only register generates a handshake to the core to transfer data to or from Debug Core Register Data Register and the selected register. Until this core transaction is complete, bit [16], S_REGRDY, of the DHCSR is 0.

Note

- Writes to this register in any size but word are Unpredictable.
- PSR registers are fully accessible this way, whereas some read as 0 when using MRS instructions.
- All bits can be written, but some combinations cause a fault when execution is resumed.
- IT might be written and behaves as though in an IT block.
- ICI can be written, though invalid values or when not used on an LDM/STM causes a fault, as would on return from exception. Changing ICI from a value to 0 causes the underlying LDM/STM to start, not continue.

10.2.3 Debug Core Register Data Register

The purpose of the Debug Core Register Data Register (DCRDR) is to hold data for reading and writing registers to and from the processor.
The DCRDR:
- is a 32-bit read/write register
- address 0xE000EDF8.

This is the data value written to the register selected by the Debug Register Selector Register.

When the processor receives a request from the Debug Core Register Selector, this register is read or written by the processor using a normal load-store unit operation.

If core register transfers are not being performed, software-based debug monitors can use this register for communication in non-halting debug. For example, OS RSD and Real View Monitor. This enables flags and bits to acknowledge state and indicate if commands have been accepted to, replied to, or accepted and replied to.

### 10.2.4 Debug Exception and Monitor Control Register

The purpose of the *Debug Exception and Monitor Control Register* (DEMCR) is:

- Vector catching. That is, to cause debug entry when a specified vector is committed for execution.
- Debug monitor control.

The DEMCR:
- is a 32-bit read/write register
- address 0xE000EDFC

Figure 10-2 on page 10-6 shows the arrangement of bits in the register.

![Figure 10-3 Debug Exception and Monitor Control Register format](image)
Table 10-4 shows the bit functions of the Debug Exception and Monitor Control Register.

### Table 10-4 Debug Exception and Monitor Control Register

<table>
<thead>
<tr>
<th>Bits</th>
<th>Type</th>
<th>Field</th>
<th>Function</th>
</tr>
</thead>
<tbody>
<tr>
<td>[31:25]</td>
<td>-</td>
<td>-</td>
<td>Reserved, SBZP</td>
</tr>
<tr>
<td>[24]</td>
<td>Read/write</td>
<td>TRCENA</td>
<td>This bit must be set to 1 to enable use of the trace and debug blocks:</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>•  Data Watchpoint and Trace (DWT)</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>•  Instrumentation Trace Macrocell (ITM)</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>•  Embedded Trace Macrocell (ETM)</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>•  Trace Port Interface Unit (TPIU).</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>This enables control of power usage unless tracing is required. The</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>application can enable this, for ITM use, or use by a debugger.</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>———— Note ————</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>If the TIEOFF_TRCENA define is uncommented in CM3Defs.v during</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>implementation it is not possible to set TRCENA.</td>
</tr>
<tr>
<td>[23:20]</td>
<td>-</td>
<td>-</td>
<td>Reserved, SBZP</td>
</tr>
<tr>
<td>[19]</td>
<td>Read/write</td>
<td>MON_REQ</td>
<td>This enables the monitor to identify how it wakes up:</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>1 = woken up by MON_PEND</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>0 = woken up by debug exception.</td>
</tr>
<tr>
<td>[18]</td>
<td>Read/write</td>
<td>MON_STEP</td>
<td>When MON_EN = 1, this steps the core. When MON_EN = 0, this bit</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>is ignored. This is the equivalent to C_STEP. Interrupts are only</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>stepped according to the priority of the monitor and settings of</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>PRIMASK, FAULTMASK, or BASEPRI.</td>
</tr>
<tr>
<td>[17]</td>
<td>Read/write</td>
<td>MON_PEND</td>
<td>Pend the monitor to activate when priority permits. This can wake up</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>the monitor through the AHB-AP port. It is the equivalent to C_HALT</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>for Monitor debug.</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>This register does not reset on a system reset. It is only reset by a</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>power-on reset. Software in the reset handler or later, or by the DAP</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>must enable the debug monitor.</td>
</tr>
</tbody>
</table>
This register manages exception behavior under debug.

Vector catching is only available to halting debug. The upper halfword is for monitor controls and the lower halfword is for halting exception support.

<table>
<thead>
<tr>
<th>Bits</th>
<th>Type</th>
<th>Field</th>
<th>Function</th>
</tr>
</thead>
<tbody>
<tr>
<td>[16]</td>
<td>Read/write</td>
<td>MON_ENa</td>
<td>Enable the debug monitor. When enabled, the System handler priority register controls its priority level. If disabled, then all debug events go to Hard fault. C_DEBUGEN in the Debug Halting Control and Statue register overrides this bit.</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>Vector catching is semi-synchronous. When a matching event is seen, a Halt is requested. Because the processor can only halt on an instruction boundary, it must wait until the next instruction boundary. As a result, it stops on the first instruction of the exception handler. However, two special cases exist when a vector catch has triggered:</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>- If a fault is taken during vectoring, vector read or stack push error, the halt occurs on the corresponding fault handler, for the vector error or stack push.</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>- If a late arriving interrupt comes in during vectoring, it is not taken. That is, an implementation that supports the late arrival optimization must suppress it in this case.</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>[15:11] - - Reserved, SBZP</td>
</tr>
<tr>
<td></td>
<td>Read/write</td>
<td>VC_HARDERRb</td>
<td>Debug trap on Hard Fault.</td>
</tr>
<tr>
<td></td>
<td>Read/write</td>
<td>VC_INTERRb</td>
<td>Debug Trap on interrupt/exception service errors. These are a subset of other faults and catches before BUSERR or HARDERR.</td>
</tr>
<tr>
<td></td>
<td>Read/write</td>
<td>VC_BUSERRb</td>
<td>Debug Trap on normal Bus error.</td>
</tr>
<tr>
<td></td>
<td>Read/write</td>
<td>VC_STATERRb</td>
<td>Debug trap on Usage Fault state errors.</td>
</tr>
<tr>
<td></td>
<td>Read/write</td>
<td>VC_CHKERRb</td>
<td>Debug trap on Usage Fault enabled checking errors.</td>
</tr>
<tr>
<td></td>
<td>Read/write</td>
<td>VC_NOCPERRb</td>
<td>Debug trap on Usage Fault access to Coprocessor which is not present or marked as not present in CAR register.</td>
</tr>
<tr>
<td></td>
<td>Read/write</td>
<td>VC_MMERRb</td>
<td>Debug trap on Memory Management faults.</td>
</tr>
<tr>
<td>[3:1]</td>
<td>-</td>
<td>-</td>
<td>Reserved, SBZP</td>
</tr>
<tr>
<td>[0]</td>
<td>Read/write</td>
<td>VC_CORERESETb</td>
<td>Reset Vector Catch. Halt running system if Core reset occurs.</td>
</tr>
</tbody>
</table>

a. This bit clears on a Core Reset.
b. Only usable when C_DEBUGEN = 1.
This register is not reset on a system reset.

This register is reset by a power-on reset. Bits [19:16] are always cleared on a core reset. The debug monitor is enabled by software in the reset handler or later, or by the AHB-AP port.

Vector catching is semi-synchronous. When a matching event is seen, a Halt is requested. Because the processor can only halt on an instruction boundary, it must wait until the next instruction boundary. As a result, it stops on the first instruction of the exception handler. However, two special cases exist when a vector catch has triggered:

1. If a fault is taken during a vector read or stack push error the halt occurs on the corresponding fault handler for the vector error or stack push.

2. If a late arriving interrupt detected during a vector read or stack push error it is not taken. That is, an implementation that supports the late arrival optimization must suppress it in this case.
10.3 Core debug access example

If you want to halt the processor and write a value into one of the registers, perform the following sequence:

1. Write 0xA05F0003 to the Debug Halting Control and Status register. This enables debug and halts the core.

2. Wait for the S_HALT bit of the Debug Halting and Status Register to be set. This indicates that the core is halted.

3. Write the value that you want to be written to the Debug Core Register Data Register.

4. Write the register number that you want to write to into the Debug Core Register Selector Register.
10.4 Using application registers in core debug

You can also use the application registers for status access and to effect change on the system.

If you intend to use the application registers for core debug, be aware that:

- There are read-modify-write issues if both AHB-AP and the application are modifying these registers.
- For the write registers like PENDSET and PENDCLR, there are read-modify-write issues because these are not read first.
- For registers containing priority and other read-write registers, the register can change between the read and the write when performing a read-modify-write operation. In some cases the registers enable byte access to alleviate this situation, and the debugger must be aware of these issues when the processor is running.

Table 10-5 shows the application registers and the register bits that are most useful for use in core debug. For a complete list of the application registers see the ARMv7-M Architecture Reference Manual.

<table>
<thead>
<tr>
<th>Table 10-5 Application registers for use in core debug</th>
</tr>
</thead>
<tbody>
<tr>
<td>Register</td>
</tr>
<tr>
<td>Interrupt Control State</td>
</tr>
<tr>
<td>Vector Table Offset</td>
</tr>
<tr>
<td>Application Interrupt/Reset Control</td>
</tr>
<tr>
<td>Configuration Control</td>
</tr>
<tr>
<td>System Handler Control and State</td>
</tr>
</tbody>
</table>
Chapter 11
System Debug

This chapter describes the processor system debug. It contains the following sections:

- About system debug on page 11-2
- System debug access on page 11-3
- System debug programmer’s model on page 11-5
- FPB on page 11-6
- DWT on page 11-13
- ITM on page 11-29
- AHB-AP on page 11-38.
11.1 About system debug

The processor contains several system debug components that facilitate:

- low-cost debug
- trace and profiling
- breakpoints
- watchpoints
- code patching.

The system debug components are:

- *Flash Patch and Breakpoint* (FPB) unit to implement breakpoints and code patches.
- *Data Watchpoint and Trace* (DWT) unit to implement watchpoints, trigger resources, and system profiling.
- *Instrumentation Trace Macrocell* (ITM) for application-driven trace source that supports printf style debugging.
- *Embedded Trace Macrocell* (ETM) for instruction trace. The processor is supported in versions with and without the ETM.

All the debug components exist on the internal *Private Peripheral Bus* (PPB) and can be accessed using privileged code.

——— Note ————

- For a description of the Core debug, see Chapter 10 *Core Debug.*
11.2 System debug access

Debug control and data access occurs through the Advanced High-performance Bus-Access Port (AHB-AP) interface. This interface is driven by either the Serial Wire Debug Port (SW-DP) or Serial Wire JTAG Debug Port (SWJ-DP) components. See Chapter 12 Debug Port for information on the SW-DP and SWJ-DP components. Access includes:

- The internal PPB. Through this bus, the debugger can access components, including:
  - Nested Vectored Interrupt Controller (NVIC). Debug access to the processor core is made through the NVIC. For details, see Chapter 10 Core Debug.
  - DWT unit.
  - FPB unit.
  - ITM.
  - Memory Protection Unit (MPU).

--- Note ---

During a system reset the debugger can read all registers within the PPB space. It can also write to registers within the PPB space that are only reset by a power on reset.

---

- The External Private Peripheral Bus. Through this bus, debug can access:
  - ETM. A low-cost trace macrocell that supports instruction trace only. See Chapter 15 Embedded Trace Macrocell for more information.
  - Trace Port Interface Unit (TPIU). This component acts as a bridge between the Cortex-M3 trace data (from the ITM, and ETM if present) and an off-chip Trace Port Analyzer. See Chapter 13 Trace Port Interface Unit for more information.
  - ROM table.

- The DCode bus. Through this bus, debug can access memory located in code space.

- The System bus. Provides access to bus, memory, and peripherals located in system bus space.

Figure 11-1 on page 11-4 shows the structure of the system debug access, and shows how the AHB-AP can access each of the system components and external buses.
Figure 11-1 System debug access block diagram
11.3 System debug programmer’s model

This section lists and describes the debug registers for all the system debug components. It contains:

- $FPB$ on page 11-6
- $DWT$ on page 11-13
- $ITM$ on page 11-29
- $AHB-AP$ on page 11-38.

**Note**

- For a description of the Core debug registers, see Core debug registers on page 10-3.
- For a description of the SWJ-DP and SW-DP registers see Chapter 12 Debug Port.
- For a description of the TPIU, see Chapter 13 Trace Port Interface Unit.
11.4 FPB

The FPB:
- implements hardware breakpoints
- patches code and data from code space to system space.

The FPB unit contains:

- Two literal comparators for matching against literal loads from Code space, and remapping to a corresponding area in System space.

- Six instruction comparators for matching against instruction fetches from Code space, and remapping to a corresponding area in System space. Alternatively, you can individually configure the comparators to return a Breakpoint Instruction (BKPT) to the processor core on a match, so providing hardware breakpoint capability.

The FPB contains a global enable, but also individual enables for the eight comparators. If the comparison for an entry matches, the address is remapped to the address set in the remap register plus an offset corresponding to the comparator that matched, or is remapped to a BKPT instruction if that feature is enabled. The comparison happens on the fly, but the result of the comparison occurs too late to stop the original instruction fetch or literal load taking place from the Code space. The processor ignores this transaction however, and only the remapped transaction is used.

If an MPU is present, the MPU lookups are performed for the original address, not the remapped address.

——— Note ————

- Unaligned literal accesses are not remapped. The original access to the DCode bus takes place in this case.

- Load exclusives are Unpredictable to the FPB. The address is remapped but the access does not take place as an exclusive load.

- Remapping to the bit-band alias directly accesses the alias address, and does not remap to the bit-band region.
### 11.4.1 FPB programmer’s model

Table 11-1 lists the flash patch registers.

<table>
<thead>
<tr>
<th>Name</th>
<th>Type</th>
<th>Address</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>FP_CTRL</td>
<td>Read/write</td>
<td>0xE0002000</td>
<td>See Flash Patch Control Register on page 11-8</td>
</tr>
<tr>
<td>FP_REMAP</td>
<td>Read/write</td>
<td>0xE0002004</td>
<td>See Flash Patch Remap Register on page 11-9</td>
</tr>
<tr>
<td>FP_COMP0</td>
<td>Read/write</td>
<td>0xE0002008</td>
<td>See Flash Patch Comparator Registers on page 11-11</td>
</tr>
<tr>
<td>FP_COMP1</td>
<td>Read/write</td>
<td>0xE000200C</td>
<td>See Flash Patch Comparator Registers on page 11-11</td>
</tr>
<tr>
<td>FP_COMP2</td>
<td>Read/write</td>
<td>0xE0002010</td>
<td>See Flash Patch Comparator Registers on page 11-11</td>
</tr>
<tr>
<td>FP_COMP3</td>
<td>Read/write</td>
<td>0xE0002014</td>
<td>See Flash Patch Comparator Registers on page 11-11</td>
</tr>
<tr>
<td>FP_COMP4</td>
<td>Read/write</td>
<td>0xE0002018</td>
<td>See Flash Patch Comparator Registers on page 11-11</td>
</tr>
<tr>
<td>FP_COMP5</td>
<td>Read/write</td>
<td>0xE000201C</td>
<td>See Flash Patch Comparator Registers on page 11-11</td>
</tr>
<tr>
<td>FP_COMP6</td>
<td>Read/write</td>
<td>0xE0002020</td>
<td>See Flash Patch Comparator Registers on page 11-11</td>
</tr>
<tr>
<td>FP_COMP7</td>
<td>Read/write</td>
<td>0xE0002024</td>
<td>See Flash Patch Comparator Registers on page 11-11</td>
</tr>
<tr>
<td>PID4</td>
<td>Read-only</td>
<td>0xE0002FD0</td>
<td>Value 0x04</td>
</tr>
<tr>
<td>PID5</td>
<td>Read-only</td>
<td>0xE0002FD4</td>
<td>Value 0x00</td>
</tr>
<tr>
<td>PID6</td>
<td>Read-only</td>
<td>0xE0002FD8</td>
<td>Value 0x00</td>
</tr>
<tr>
<td>PID7</td>
<td>Read-only</td>
<td>0xE0002FDC</td>
<td>Value 0x00</td>
</tr>
<tr>
<td>PID0</td>
<td>Read-only</td>
<td>0xE0002FEO</td>
<td>Value 0x03</td>
</tr>
<tr>
<td>PID1</td>
<td>Read-only</td>
<td>0xE0002FE4</td>
<td>Value 0x80</td>
</tr>
<tr>
<td>PID2</td>
<td>Read-only</td>
<td>0xE0002FE8</td>
<td>Value 0x08</td>
</tr>
<tr>
<td>PID3</td>
<td>Read-only</td>
<td>0xE0002FEC</td>
<td>Value 0x00</td>
</tr>
<tr>
<td>CID0</td>
<td>Read-only</td>
<td>0xE0002FF0</td>
<td>Value 0x00</td>
</tr>
<tr>
<td>CID1</td>
<td>Read-only</td>
<td>0xE0002FF4</td>
<td>Value 0xE0</td>
</tr>
<tr>
<td>CID2</td>
<td>Read-only</td>
<td>0xE0002FF8</td>
<td>Value 0x05</td>
</tr>
<tr>
<td>CID3</td>
<td>Read-only</td>
<td>0xE0002FFC</td>
<td>Value 0x81</td>
</tr>
</tbody>
</table>
Flash Patch Control Register

Use the Flash Patch Control Register to enable the flash patch block.

The register address, access type, and Reset state are:
- **Address**: 0xE0002000
- **Access**: Read/write
- **Reset state**: Bit [0] (ENABLE) is reset to 1'b0.

Figure 11-2 shows the fields of the Flash Patch Control Register.

![Figure 11-2 Flash Patch Control Register bit assignments](image)

Table 11-2 describes the fields of the Flash Patch Control Register.

<table>
<thead>
<tr>
<th>Bits</th>
<th>Field</th>
<th>Function</th>
</tr>
</thead>
<tbody>
<tr>
<td>[14:12]</td>
<td>NUM_CODE2</td>
<td>Number of full banks of code comparators, sixteen comparators per bank. Where less than sixteen code comparators are provided, the bank count is zero, and the number present indicated by NUM_CODE. This read only field contains 3'b000 to indicate 0 banks for Cortex-M3 processor.</td>
</tr>
<tr>
<td>[11:8]</td>
<td>NUM_LIT</td>
<td>Number of literal slots field. This read only field contains b0010 to indicate that there are two literal slots.</td>
</tr>
<tr>
<td>[7:4]</td>
<td>NUM_CODE1</td>
<td>Number of code slots field. This read only field contains b0110 to indicate that there are six code slots.</td>
</tr>
</tbody>
</table>
Flash Patch Remap Register

Use the Flash Patch Remap Register to provide the location in System space where a matched address is remapped. The REMAP address is 8-word aligned, with one word allocated to each of the eight FPB comparators.

A comparison match remaps to:

{3'b001, REMAP, COMP[2:0], HADDR[1:0]}

where:

- 3'b001 hardwires the remapped access to system space
- REMAP is the 24-bit, 8-word aligned remap address
COMP is the matching comparator. See Table 11-3.

<table>
<thead>
<tr>
<th>COMP[2:0]</th>
<th>Comparator</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>000</td>
<td>FP_COMP0</td>
<td>Instruction comparator</td>
</tr>
<tr>
<td>001</td>
<td>FP_COMP1</td>
<td>Instruction comparator</td>
</tr>
<tr>
<td>010</td>
<td>FP_COMP2</td>
<td>Instruction comparator</td>
</tr>
<tr>
<td>011</td>
<td>FP_COMP3</td>
<td>Instruction comparator</td>
</tr>
<tr>
<td>100</td>
<td>FP_COMP4</td>
<td>Instruction comparator</td>
</tr>
<tr>
<td>101</td>
<td>FP_COMP5</td>
<td>Instruction comparator</td>
</tr>
<tr>
<td>110</td>
<td>FP_COMP6</td>
<td>Literal comparator</td>
</tr>
<tr>
<td>111</td>
<td>FP_COMP7</td>
<td>Literal comparator</td>
</tr>
</tbody>
</table>

HADDR[1:0] is the two Least Significant Bits (LSBs) of the original address. HADDR[1:0] is always 2'b00 for instruction fetches.

The register address, access type, and Reset state are:

Address     0xE002004  
Access      Read/write  
Reset state This register is not reset

Figure 11-3 shows the fields of the Flash Patch Remap Register.

| 31 29 28 | | | | 5 4 0 |  
|---|---|---|---|---|---|
| Res | REMAP | | | | Reserved |

Figure 11-3 Flash Patch Remap Register bit assignments
Table 11-4 describes the fields of the Flash Patch Remap Register.

### Table 11-4 Flash Patch Remap Register bit assignments

<table>
<thead>
<tr>
<th>Bits</th>
<th>Field</th>
<th>Function</th>
</tr>
</thead>
<tbody>
<tr>
<td>[31:29]</td>
<td>-</td>
<td>Reserved. Read as b001. Hardwires the remap to the system space.</td>
</tr>
<tr>
<td>[4:0]</td>
<td>-</td>
<td>Reserved. Read As Zero. Write Ignored.</td>
</tr>
</tbody>
</table>

**Flash Patch Comparator Registers**

Use the Flash Patch Comparator Registers to store the values to compare with the PC address.

The register address, access type, and Reset state are:

- **Access**: Read/write
- **Address**: 0xE0002008, 0xE000200C, 0xE0002010, 0xE0002014, 0xE0002018, 0xE000201C, 0xE0002020, 0xE0002024
- **Reset state**: Bit [0] (ENABLE) is reset to 1'b0.

Figure 11-4 shows the fields of the Flash Patch Comparator Registers.

![Figure 11-4 Flash Patch Comparator Registers bit assignments](image)

Table 11-5 on page 11-12 describes the fields of the Flash Patch Comparator Registers.
### Table 11-5 Flash Patch Comparator Registers bit assignments

<table>
<thead>
<tr>
<th>Bits</th>
<th>Field</th>
<th>Function</th>
</tr>
</thead>
<tbody>
<tr>
<td>[31:30]</td>
<td>REPLACE</td>
<td>This selects what happens when the COMP address is matched.</td>
</tr>
<tr>
<td></td>
<td></td>
<td>It is interpreted as:</td>
</tr>
<tr>
<td></td>
<td></td>
<td>b00 = remap to remap address. See FP_REMAP</td>
</tr>
<tr>
<td></td>
<td></td>
<td>b01 = set BKPT on lower halfword, upper is unaffected</td>
</tr>
<tr>
<td></td>
<td></td>
<td>b10 = set BKPT on upper halfword, lower is unaffected</td>
</tr>
<tr>
<td></td>
<td></td>
<td>b11 = set BKPT on both lower and upper halfwords.</td>
</tr>
<tr>
<td></td>
<td></td>
<td>Settings other than b00 are only valid for instruction comparators.</td>
</tr>
<tr>
<td></td>
<td></td>
<td>Literal comparators ignore non-b00 settings.</td>
</tr>
<tr>
<td></td>
<td></td>
<td>Address remapping only takes place for the b00 setting.</td>
</tr>
<tr>
<td>[29]</td>
<td>-</td>
<td>Reserved</td>
</tr>
<tr>
<td>[28:2]</td>
<td>COMP</td>
<td>Comparison address.</td>
</tr>
<tr>
<td>[1]</td>
<td>-</td>
<td>Reserved</td>
</tr>
<tr>
<td>[0]</td>
<td>ENABLE</td>
<td>Compare and remap enable for Flash Patch Comparator Register (n):</td>
</tr>
<tr>
<td></td>
<td></td>
<td>1 = Flash Patch Comparator Register (n) compare and remap enabled</td>
</tr>
<tr>
<td></td>
<td></td>
<td>0 = Flash Patch Comparator Register (n) compare and remap disabled.</td>
</tr>
<tr>
<td></td>
<td></td>
<td>The ENABLE bit of FP_CTRL must also be set to enable comparisons.</td>
</tr>
<tr>
<td></td>
<td></td>
<td>Reset clears the ENABLE bit.</td>
</tr>
</tbody>
</table>
11.5  DWT

The DWT unit performs the following debug functionality:

- It contains four comparators that you can configure as a hardware watchpoint, an ETM trigger, a PC sampler event trigger, or a data address sampler event trigger. The first comparator, DWT_COMP0, can also compare against the clock cycle counter, CYCCNT. The second comparator, DWT_COMP1, can also be used as a data comparator.

- The DWT contains counters for:
  - clock cycles (CYCCNT)
  - folded instructions
  - Load Store Unit (LSU) operations
  - sleep cycles
  - CPI (all instruction cycles except for the first cycle)
  - interrupt overhead.

Note
An event is emitted each time a counter overflows.

- You can configure the DWT to emit PC samples at defined intervals, and to emit interrupt event information.

11.5.1  Summary and description of the DWT registers

Table 11-6 lists the DWT registers.

<table>
<thead>
<tr>
<th>Name</th>
<th>Type</th>
<th>Address</th>
<th>Reset value</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>DWT_CTRL</td>
<td>Read/write</td>
<td>0xE0001000</td>
<td>0x00000000</td>
<td>See DWT Control Register on page 11-15</td>
</tr>
<tr>
<td>DWT_CYCCNT</td>
<td>Read/write</td>
<td>0xE0001004</td>
<td>0x00000000</td>
<td>See DWT Current PC Sampler Cycle Count Register on page 11-18</td>
</tr>
<tr>
<td>DWT_CPICNT</td>
<td>Read/write</td>
<td>0xE0001008</td>
<td>-</td>
<td>See DWT CPI Count Register on page 11-19</td>
</tr>
<tr>
<td>DWT_EXCCNT</td>
<td>Read/write</td>
<td>0xE000100C</td>
<td>-</td>
<td>See DWT Exception Overhead Count Register on page 11-20</td>
</tr>
<tr>
<td>DWT_SLEEPCNT</td>
<td>Read/write</td>
<td>0xE0001010</td>
<td>-</td>
<td>See DWT Sleep Count Register on page 11-21</td>
</tr>
<tr>
<td>DWT_LSUFCNT</td>
<td>Read/write</td>
<td>0xE0001014</td>
<td>-</td>
<td>See DWT LSU Count Register on page 11-21</td>
</tr>
<tr>
<td>Name</td>
<td>Type</td>
<td>Address</td>
<td>Reset value</td>
<td>Description</td>
</tr>
<tr>
<td>------------------</td>
<td>------------</td>
<td>---------------</td>
<td>-------------</td>
<td>--------------------------------------------------</td>
</tr>
<tr>
<td>DWT_FOLDCNT</td>
<td>Read/write</td>
<td>0xE0001018</td>
<td>-</td>
<td>See DWT Fold Count Register on page 11-22</td>
</tr>
<tr>
<td>DWT_PCSR</td>
<td>Read-only</td>
<td>0xE000101C</td>
<td>-</td>
<td>See DWT Program Counter Sample Register on page 11-23</td>
</tr>
<tr>
<td>DWT_COMP0</td>
<td>Read/write</td>
<td>0xE0001020</td>
<td>-</td>
<td>See DWT Comparator Registers on page 11-23</td>
</tr>
<tr>
<td>DWT_MASK0</td>
<td>Read/write</td>
<td>0xE0001024</td>
<td>-</td>
<td>See DWT Mask Registers 0-3 on page 11-24</td>
</tr>
<tr>
<td>DWT_FUNCTION0</td>
<td>Read/write</td>
<td>0xE0001028</td>
<td>0x00000000</td>
<td>See DWT Function Registers 0-3 on page 11-25</td>
</tr>
<tr>
<td>DWT_COMP1</td>
<td>Read/write</td>
<td>0xE0001030</td>
<td>-</td>
<td>See DWT Comparator Registers on page 11-23</td>
</tr>
<tr>
<td>DWT_MASK1</td>
<td>Read/write</td>
<td>0xE0001034</td>
<td>-</td>
<td>See DWT Mask Registers 0-3 on page 11-24</td>
</tr>
<tr>
<td>DWT_FUNCTION1</td>
<td>Read/write</td>
<td>0xE0001038</td>
<td>0x00000000</td>
<td>See DWT Function Registers 0-3 on page 11-25</td>
</tr>
<tr>
<td>DWT_COMP2</td>
<td>Read/write</td>
<td>0xE0001040</td>
<td>-</td>
<td>See DWT Comparator Registers on page 11-23</td>
</tr>
<tr>
<td>DWT_MASK2</td>
<td>Read/write</td>
<td>0xE0001044</td>
<td>-</td>
<td>See DWT Mask Registers 0-3 on page 11-24</td>
</tr>
<tr>
<td>DWT_FUNCTION2</td>
<td>Read/write</td>
<td>0xE0001048</td>
<td>0x00000000</td>
<td>See DWT Function Registers 0-3 on page 11-25</td>
</tr>
<tr>
<td>DWT_COMP3</td>
<td>Read/write</td>
<td>0xE0001050</td>
<td>-</td>
<td>See DWT Comparator Registers on page 11-23</td>
</tr>
<tr>
<td>DWT_MASK3</td>
<td>Read/write</td>
<td>0xE0001054</td>
<td>-</td>
<td>See DWT Mask Registers 0-3 on page 11-24</td>
</tr>
<tr>
<td>DWT_FUNCTION3</td>
<td>Read/write</td>
<td>0xE0001058</td>
<td>0x00000000</td>
<td>See DWT Function Registers 0-3 on page 11-25</td>
</tr>
<tr>
<td>PID4</td>
<td>Read-only</td>
<td>0xE0001FD0</td>
<td>0x04</td>
<td>Value 0x04</td>
</tr>
<tr>
<td>PID5</td>
<td>Read-only</td>
<td>0xE0001FD4</td>
<td>0x00</td>
<td>Value 0x00</td>
</tr>
<tr>
<td>PID6</td>
<td>Read-only</td>
<td>0xE0001FD8</td>
<td>0x00</td>
<td>Value 0x00</td>
</tr>
<tr>
<td>PID7</td>
<td>Read-only</td>
<td>0xE0001FDC</td>
<td>0x00</td>
<td>Value 0x00</td>
</tr>
<tr>
<td>PID0</td>
<td>Read-only</td>
<td>0xE0001FE0</td>
<td>0x02</td>
<td>Value 0x02</td>
</tr>
<tr>
<td>PID1</td>
<td>Read-only</td>
<td>0xE0001FE4</td>
<td>0x80</td>
<td>Value 0x80</td>
</tr>
<tr>
<td>PID2</td>
<td>Read-only</td>
<td>0xE0001FE8</td>
<td>0x18</td>
<td>Value 0x18</td>
</tr>
<tr>
<td>PID3</td>
<td>Read-only</td>
<td>0xE0001FEC</td>
<td>0x00</td>
<td>Value 0x00</td>
</tr>
<tr>
<td>CID0</td>
<td>Read-only</td>
<td>0xE0001FF0</td>
<td>0x00</td>
<td>Value 0x00</td>
</tr>
</tbody>
</table>
DWT Control Register

Use the DWT Control Register to enable the DWT unit.

The register address, access type, and Reset state are:

- **Address**: 0xE0001000
- **Access**: Read/write
- **Reset state**: 0x40000000

Figure 11-5 shows the fields of the DWT Control Register.

<table>
<thead>
<tr>
<th>Name</th>
<th>Type</th>
<th>Address</th>
<th>Reset value</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>CID1</td>
<td>Read-only</td>
<td>0xE0001FF4</td>
<td>0xE0</td>
<td>Value 0xE0</td>
</tr>
<tr>
<td>CID2</td>
<td>Read-only</td>
<td>0xE0001FF8</td>
<td>0x05</td>
<td>Value 0x05</td>
</tr>
<tr>
<td>CID3</td>
<td>Read-only</td>
<td>0xE0001FFC</td>
<td>0x81</td>
<td>Value 0x81</td>
</tr>
</tbody>
</table>
Table 11-7 describes the fields of the DWT Control Register.

**Table 11-7 DWT Control Register bit assignments**

<table>
<thead>
<tr>
<th>Bits</th>
<th>Field</th>
<th>Function</th>
</tr>
</thead>
<tbody>
<tr>
<td>[31:28]</td>
<td>NUMCOMP</td>
<td>Number of comparators field. This read-only field contains b0100 to indicate four comparators.</td>
</tr>
<tr>
<td>[27:23]</td>
<td></td>
<td>Reserved.</td>
</tr>
<tr>
<td>[22]</td>
<td>CYCEVTEN</td>
<td>Enables Cycle count event. Emits an event when the POSTCNT counter triggers it. See CYCTAP (bit [9]) and POSTPRESET, bits [4:1], for details.</td>
</tr>
<tr>
<td></td>
<td></td>
<td>1 = Cycle count events enabled</td>
</tr>
<tr>
<td></td>
<td></td>
<td>0 = Cycle count events disabled.</td>
</tr>
<tr>
<td></td>
<td></td>
<td>This event is only emitted if PCSAMPLENA, bit [12], is disabled. PCSAMPLENA overrides the setting of this bit.</td>
</tr>
<tr>
<td></td>
<td></td>
<td>Reset clears the CYCEVTENA bit.</td>
</tr>
<tr>
<td></td>
<td></td>
<td>A folded instruction is one that does not incur even one cycle to execute. For example, an IT instruction is folded away and so does not use up one cycle.</td>
</tr>
<tr>
<td></td>
<td></td>
<td>1 = Folded instruction count events enabled.</td>
</tr>
<tr>
<td></td>
<td></td>
<td>0 = Folded instruction count events disabled.</td>
</tr>
<tr>
<td></td>
<td></td>
<td>Reset clears the FOLDEVTENA bit.</td>
</tr>
<tr>
<td>[20]</td>
<td>LSUEVTENA</td>
<td>Enables LSU count event. Emits an event when DWT_LSUCNT overflows (every 256 cycles of LSU operation). LSU counts include all LSU costs after the initial cycle for the instruction.</td>
</tr>
<tr>
<td></td>
<td></td>
<td>1 = LSU count events enabled</td>
</tr>
<tr>
<td></td>
<td></td>
<td>0 = LSU count events disabled.</td>
</tr>
<tr>
<td></td>
<td></td>
<td>Reset clears the LSUEVTENA bit.</td>
</tr>
<tr>
<td>[19]</td>
<td>SLEPEVTENA</td>
<td>Enables Sleep count event. Emits an event when DWT_SLEEPSCNT overflows (every 256 cycles that the processor is sleeping).</td>
</tr>
<tr>
<td></td>
<td></td>
<td>1 = Sleep count events enabled</td>
</tr>
<tr>
<td></td>
<td></td>
<td>0 = Sleep count events disabled.</td>
</tr>
<tr>
<td></td>
<td></td>
<td>Reset clears the SLEPEVTENA bit.</td>
</tr>
<tr>
<td>[18]</td>
<td>EXCEVTENA</td>
<td>Enables Interrupt overhead event. Emits an event when DWT_EXCCNT overflows (every 256 cycles of interrupt overhead).</td>
</tr>
<tr>
<td></td>
<td></td>
<td>1 = Interrupt overhead event enabled</td>
</tr>
<tr>
<td></td>
<td></td>
<td>0 = Interrupt overhead event disabled.</td>
</tr>
<tr>
<td></td>
<td></td>
<td>Reset clears the EXCEVTENA bit.</td>
</tr>
</tbody>
</table>
### Table 11-7 DWT Control Register bit assignments (continued)

<table>
<thead>
<tr>
<th>Bits</th>
<th>Field</th>
<th>Function</th>
</tr>
</thead>
<tbody>
<tr>
<td>[17]</td>
<td>CPIEVTENA</td>
<td>Enables CPI count event. Emits an event when DWT_CPICNT overflows (every 256 cycles of multi-cycle instructions).&lt;br&gt;1 = CPI counter events enabled.&lt;br&gt;0 = CPI counter events disabled.&lt;br&gt;Reset clears the CPIEVTENA bit.</td>
</tr>
<tr>
<td>[16]</td>
<td>EXCEVTENA</td>
<td>Enables Interrupt event tracing:&lt;br&gt;1 = interrupt event trace enabled&lt;br&gt;0 = interrupt event trace disabled.&lt;br&gt;Reset clears the EXCEVTENA bit.</td>
</tr>
<tr>
<td>[15:13]</td>
<td>-</td>
<td>Reserved</td>
</tr>
<tr>
<td>[12]</td>
<td>PCSAMPLENA</td>
<td>Enables PC Sampling event. A PC sample event is emitted when the POSTCNT counter triggers it. See CYCTAP, bit [9], and POSTPRESET, bits [4:1], for details. Enabling this bit overrides CYCEVTENA (bit [20]).&lt;br&gt;1 = PC Sampling event enabled.&lt;br&gt;0 = PC Sampling event disabled.&lt;br&gt;Reset clears the PCSAMPLENA bit.</td>
</tr>
</tbody>
</table>
| [11:10]| SYNCTAP     | Feeds a synchronization pulse to the ITM SYNCENA control. The value selected here picks the rate (approximately 1/second or less) by selecting a tap on the DWT_CYCCNT register. To use synchronization (heartbeat and hot-connect synchronization), CYCCNTENA must be set to 1, SYNCTAP must be set to one of its values, and SYNCENA must be set to 1.<br>0b00 = Disabled. No synch counting.<br>0b01 = Tap at CYCCNT bit 24.<br>0b10 = Tap at CYCCNT bit 26.<br>0b11 = Tap at CYCCNT bit 28. |}

| [9]    | CYCTAP      | Selects a tap on the DWT_CYCCNT register. These are spaced at bits [6] and [10]:<br>CYCTAP = 0 selects bit [6] to tap<br>CYCTAP = 1 selects bit [10] to tap.<br>When the selected bit in the CYCCNT register changes from 0 to 1 or 1 to 0, it emits into the POSTCNT, bits [8:5], post-scalar counter. That counter then counts down. On a bit change when post-scalar is 0, it triggers an event for PC sampling or CYCEVTNCNT. |
### Table 11-7 DWT Control Register bit assignments (continued)

<table>
<thead>
<tr>
<th>Bits</th>
<th>Field</th>
<th>Function</th>
</tr>
</thead>
<tbody>
<tr>
<td>[8:5]</td>
<td>POSTCNT</td>
<td>Post-scalar counter for CYCTAP. When the selected tapped bit changes from 0 to 1 or 1 to 0, the post scalar counter is down-counted when not 0. If 0, it triggers an event for PCSAMPLENA or CYCEVTENA use. It also reloads with the value from POSTPRESET (bits [4:1]).</td>
</tr>
<tr>
<td>[4:1]</td>
<td>POSTPRESET</td>
<td>Reload value for POSTCNT, bits [8:5], post-scalar counter. If this value is 0, events are triggered on each tap change (a power of 2, such as 1&lt;&lt;6 or 1&lt;&lt;10). If this field has a non-0 value, this forms a count-down value, to be reloaded into POSTCNT each time it reaches 0. For example, a value 1 in this register means an event is formed every other tap change.</td>
</tr>
<tr>
<td>[0]</td>
<td>CYCCNTENA</td>
<td>Enable the CYCCNT counter. If not enabled, the counter does not count and no event is generated for PS sampling or CYCCNTENA. In normal use, the debugger must initialize the CYCCNT counter to 0.</td>
</tr>
</tbody>
</table>

---

**Note**

The TRCENA bit of the Debug Exception and Monitor Control Register must be set before you can use the DWT. See *Debug Exception and Monitor Control Register* on page 10-8.

---

**Note**

The DWT is enabled independently from the ITM. If you enable the DWT to emit events, you must also enable the ITM.

---

**DWT Current PC Sampler Cycle Count Register**

Use the DWT Current PC Sampler Cycle Count Register to count the number of core cycles. This count can measure elapsed execution time.

The register address, access type, and Reset state are:

- **Address** 0xE0001004
- **Access** Read-only
- **Reset state** 0x00000000
Table 11-8 describes the fields of the DWT Current PC Sampler Cycle Count Register.

### Table 11-8 DWT Current PC Sampler Cycle Count Register bit assignments

<table>
<thead>
<tr>
<th>Bits</th>
<th>Field</th>
<th>Function</th>
</tr>
</thead>
<tbody>
<tr>
<td>[31:0]</td>
<td>CYCCNT</td>
<td>Current PC Sampler Cycle Counter count value. When enabled, this counter counts the number of core cycles, except when the core is halted.</td>
</tr>
<tr>
<td></td>
<td></td>
<td>CYCCNT is a free running counter, counting upwards. It wraps around to 0 on overflow. The debugger must initialize this to 0 when first enabling.</td>
</tr>
</tbody>
</table>

This is a free-running counter. The counter has three functions:

- When PCSAMPLENA is set, the PC is sampled and emitted when the selected tapped bit changes value (0 to 1 or 1 to 0) and any post-scalar value counts to 0.
- When CYCEVTENA is set (and PCSAMPLENA is clear), an event is emitted when the selected tapped bit changes value (0 to 1 or 1 to 0) and any post-scalar value counts to 0.
- Applications and debuggers can use the counter to measure elapsed execution time. By subtracting a start and an end time, an application can measure time between in-core clocks (other than when Halted in debug). This is valid to $2^{32}$ core clock cycles (for example, almost 86 seconds at 50MHz).

### DWT CPI Count Register

Use the DWT CPI Count Register to count the total number of instruction cycles beyond the first cycle.

The register address, access type, and Reset state are:

- **Address**: 0xE0001008
- **Access**: Read-write
- **Reset state**: -

Figure 11-6 shows the fields of the DWT CPI Count Register.

![Figure 11-6 DWT CPI Count Register bit assignments](image-url)
Table 11-9 describes the fields of the DWT CPI Count Register.

**Table 11-9 DWT CPI Count Register bit assignments**

<table>
<thead>
<tr>
<th>Bits</th>
<th>Field</th>
<th>Function</th>
</tr>
</thead>
<tbody>
<tr>
<td>[31:8]</td>
<td>-</td>
<td>Reserved.</td>
</tr>
<tr>
<td>[7:0]</td>
<td>CPICNT</td>
<td>Current CPI counter value. Increments on the additional cycles (the first cycle is not counted) required to execute all instructions except those recorded by DWT_LSUCNT. This counter also increments on all instruction fetch stalls. If CPIEVTENA is set, an event is emitted when the counter overflows. Clears to 0 on enabling.</td>
</tr>
</tbody>
</table>

**DWT Exception Overhead Count Register**

Use the DWT Exception Overhead Count Register to count the total cycles spent in interrupt processing.

The register address, access type, and Reset state are:

- **Address**: 0xE000100C
- **Access**: Read-write
- **Reset state**: -

Figure 11-7 shows the fields of the DWT Exception Overhead Count Register.

**Figure 11-7 DWT Exception Overhead Count Register bit assignments**

Table 11-10 describes the fields of the DWT Exception Overhead Count Register.

**Table 11-10 DWT Exception Overhead Count Register bit assignments**

<table>
<thead>
<tr>
<th>Bits</th>
<th>Field</th>
<th>Function</th>
</tr>
</thead>
<tbody>
<tr>
<td>[31:8]</td>
<td>-</td>
<td>Reserved.</td>
</tr>
<tr>
<td>[7:0]</td>
<td>EXCCNT</td>
<td>Current interrupt overhead counter value. Counts the total cycles spent in interrupt processing (for example entry stacking, return unstacking, pre-emption). An event is emitted on counter overflow (every 256 cycles). This counter initializes to 0 when enabled. Clears to 0 on enabling.</td>
</tr>
</tbody>
</table>
DWT Sleep Count Register

Use the DWT Sleep Count Register to count the total number of cycles during which the processor is sleeping.

The register address, access type, and Reset state are:

<table>
<thead>
<tr>
<th>Address</th>
<th>0xE0001010</th>
</tr>
</thead>
<tbody>
<tr>
<td>Access</td>
<td>Read-write</td>
</tr>
<tr>
<td>Reset state</td>
<td>-</td>
</tr>
</tbody>
</table>

Figure 11-8 shows the fields of the DTW Sleep Count Register.

![Figure 11-8 DWT Sleep Count Register bit assignments](image)

Table 11-11 describes the fields of the DWT Sleep Count Register.

<table>
<thead>
<tr>
<th>Bits</th>
<th>Field</th>
<th>Function</th>
</tr>
</thead>
<tbody>
<tr>
<td>[31:8]</td>
<td>-</td>
<td>Reserved.</td>
</tr>
<tr>
<td>[7:0]</td>
<td>SLEEPCNT</td>
<td>Sleep counter. Counts the number of cycles during which the processor is sleeping. An event is emitted on counter overflow (every 256 cycles). This counter initializes to 0 when enabled.</td>
</tr>
</tbody>
</table>

--- Note ---

SLEEPCNT is clocked using FCLK. It is possible that the frequency of FCLK might be reduced while the processor is sleeping to minimize power consumption. This means that sleep duration must be calculated with the frequency of FCLK during sleep.

---

DWT LSU Count Register

Use the DWT LSU Count Register to count the total number of cycles during which the processor is processing an LSU operation beyond the first cycle.

The register address, access type, and Reset state are:

<table>
<thead>
<tr>
<th>Address</th>
<th>0xE0001014</th>
</tr>
</thead>
<tbody>
<tr>
<td>Access</td>
<td>Read/write</td>
</tr>
<tr>
<td>Reset state</td>
<td>-</td>
</tr>
</tbody>
</table>
Figure 11-9 describes the fields of the DWT LSU Count Register.

![Figure 11-9 DWT LSU Count Register bit assignments](image)

Table 11-12 describes the fields of the DWT LSU Count Register.

<table>
<thead>
<tr>
<th>Bits</th>
<th>Field</th>
<th>Function</th>
</tr>
</thead>
<tbody>
<tr>
<td>[31:8]</td>
<td>-</td>
<td>Reserved.</td>
</tr>
<tr>
<td>[7:0]</td>
<td>LSUCNT</td>
<td>LSU counter. This counts the total number of cycles that the processor is processing an LSU operation. The initial execution cost of the instruction is not counted. For example, an LDR that takes two cycles to complete increments this counter one cycle. Equivalently, an LDR that stalls for two cycles (and so takes four cycles), increments this counter three times. An event is emitted on counter overflow (every 256 cycles). Clears to 0 on enabling.</td>
</tr>
</tbody>
</table>

**DWT Fold Count Register**

Use the DWT Fold Count Register to count the total number of folded instructions. This counts 1 for each instruction that takes 0 cycles.

The register address, access type, and Reset state are:

- **Address**: 0xE0001018
- **Access**: Read/write
- **Reset state**: -

Figure 11-10 describes the fields of the DWT Fold Count Register.

![Figure 11-10 DWT Fold Count Register bit assignments](image)
Table 11-13 describes the fields of the DWT Fold Count Register.

### Table 11-13 DWT Fold Count Register bit assignments

<table>
<thead>
<tr>
<th>Bits</th>
<th>Field</th>
<th>Function</th>
</tr>
</thead>
<tbody>
<tr>
<td>[31:8]</td>
<td></td>
<td>Reserved.</td>
</tr>
<tr>
<td>[7:0]</td>
<td>FOLDCNT</td>
<td>This counts the total number folded instructions. This counter initializes to 0 when enabled.</td>
</tr>
</tbody>
</table>

**DWT Program Counter Sample Register**

Use the DWT Program Counter Sample Register (PCSR) to enable coarse-grained software profiling using a debug agent, without changing the currently executing code.

If the core is not in debug state, the value returned is the instruction address of a recently executed instruction.

If the core is in debug state, the value returned is 0xFFFFFFFF.

The register address, access type, and Reset state are:

- **Address**: 0xE000101C
- **Access**: Read-only
- **Reset state**: Unpredictable

*DWT Program Counter Sample Register bit assignments* describes the field of the DWT PCSR.

### Table 11-14 DWT Program Counter Sample Register bit assignments

<table>
<thead>
<tr>
<th>Bits</th>
<th>Field</th>
<th>Function</th>
</tr>
</thead>
<tbody>
<tr>
<td>[31:0]</td>
<td>EIASAMPLE</td>
<td>Execution instruction address sample, or 0xFFFFFFFF if the core is halted.</td>
</tr>
</tbody>
</table>

**DWT Comparator Registers**

Use the DWT Comparator Registers 0-3 to write the values that trigger watchpoint events.

The register address, access type, and Reset state are:

- **Address**: 0xE0001020, 0xE0001030, 0xE0001040, 0xE0001050
- **Access**: Read/write
- **Reset state**: -
Table 11-15 describes the field of DWT Comparator Registers 0-3.

### Table 11-15 DWT Comparator Registers 0-3 bit assignments

<table>
<thead>
<tr>
<th>Field Name</th>
<th>Definition</th>
</tr>
</thead>
<tbody>
<tr>
<td>COMP [31:0]</td>
<td>Data value to compare against PC and the data address as given by DWT_FUNCTIONx. DWT_COMP0 can also compare against the value of the PC Sampler Counter (DWT_CYCCNT). DWT_COMP1 can also compare against data values so that data matching can be performed (DATAVMATCH).</td>
</tr>
</tbody>
</table>

### DWT Mask Registers 0-3

Use the DWT Mask Registers 0-3 to apply a mask to data addresses when matching against COMP.

The register address, access type, and Reset state are:

- **Address**: 0xE0001024, 0xE0001034, 0xE0001044, 0xE0001054
- **Access**: Read/write
- **Reset state**: -

Figure 11-11 shows the fields of DWT Mask Registers 0-3.

![Figure 11-11 DWT Mask Registers 0-3 bit assignments](image)

Table 11-16 describes the fields of DWT Mask Registers 0-3.

### Table 11-16 DWT Mask Registers 0-3 bit assignments

<table>
<thead>
<tr>
<th>Bits</th>
<th>Field</th>
<th>Function</th>
</tr>
</thead>
<tbody>
<tr>
<td>[3:0]</td>
<td>MASK</td>
<td>Mask on data address when matching against COMP. This is the size of the ignore mask. So, ~0&lt;&lt;MASK forms the mask against the address to use. That is, DWT matching is performed as:(ADDR &amp; (~0 &lt;&lt; MASK)) == COMP However, the actual comparison is slightly more complex to enable matching an address wherever it appears on a bus. So, if COMP is 3, this matches a word access of 0, because 3 would be within the word.</td>
</tr>
</tbody>
</table>
DWT Function Registers 0-3

Use the DWT Function Registers 0-3 to control the operation of the comparator. Each comparator can:

- Match against either the PC or the data address. This is controlled by CYCMATCH. This function is only available for comparator 0 (DWT_COMP0).
- Perform data value comparisons if associated address comparators have performed an address match. This function is only available for comparator 1 (DWT_COMP1).
- Emit data or PC couples, trigger the ETM, or generate a watchpoint depending on the operation defined by FUNCTION.

The register address, access type, and Reset state are:

| Address | 0xE0001028, 0xE0001038, 0xE0001048, 0xE0001058 |
| Access  | Read/write                                      |
| Address | 0x00000000                                       |

Figure 11-12 shows the fields of DWT Function Registers 0-3.

![DWT Function Registers 0-3 bit assignments](image)

Table 11-17 describes the fields of DWT Function Registers 0-3.

<table>
<thead>
<tr>
<th>Bits</th>
<th>Field</th>
<th>Function</th>
</tr>
</thead>
<tbody>
<tr>
<td>[24]</td>
<td>MATCHED</td>
<td>This bit is set when the comparator matches, and indicates that the operation defined by FUNCTION has occurred since this bit was last read. This bit is cleared on read.</td>
</tr>
</tbody>
</table>
Table 11-17 Bit functions of DWT Function Registers 0-3  (continued)

<table>
<thead>
<tr>
<th>Bits</th>
<th>Field</th>
<th>Function</th>
</tr>
</thead>
<tbody>
<tr>
<td>[19:16]</td>
<td>DATAVADDR1</td>
<td>Identity of a second linked address comparator for data value matching when DATAVMATCH == 1 and LNK1ENA == 1.</td>
</tr>
<tr>
<td>[15:12]</td>
<td>DATAVADDR0</td>
<td>Identity of a linked address comparator for data value matching when DATAVMATCH == 1.</td>
</tr>
<tr>
<td>[11:10]</td>
<td>DATAVSIZE</td>
<td>Defines the size of the data in the COMP register that is to be matched: 00 = byte 01 = halfword 10 = word 11 = Unpredictable.</td>
</tr>
<tr>
<td>[9]</td>
<td>LNK1ENA</td>
<td>Read-only: 0 = DATAVADDR1 not supported 1 = DATAVADDR1 supported (enabled).</td>
</tr>
<tr>
<td>[8]</td>
<td>DATAVMATCH</td>
<td>This bit is only available in comparator 1. When DATAVMATCH is set, this comparator performs data value compares. The comparators given by DATAVADDR0 and DATAVADDR1 provide the address for the data comparison. If DATAVMATCH is set in DWT_FUNCTION1, the FUNCTION setting for the comparators given by DATAVADDR0 and DATAVADDR1 are overridden and those comparators only provide the address match for the data comparison.</td>
</tr>
<tr>
<td>[7]</td>
<td>CYCMATCH</td>
<td>Only available in comparator 0. When set, this comparator compares against the clock cycle counter.</td>
</tr>
<tr>
<td>[5]</td>
<td>EMITRANGE</td>
<td>Emit range field. Reserved to permit emitting offset when range match occurs. Reset clears the EMITRANGE bit. PC sampling is not supported when EMITRANGE is enabled. EMITRANGE only applies for: FUNCTION = b0001, b0010, and b0011.</td>
</tr>
<tr>
<td>[3:0]</td>
<td>FUNCTION</td>
<td>See Table 11-18 on page 11-27 for FUNCTION settings.</td>
</tr>
</tbody>
</table>
Table 11-18 describes the function settings of the DWT Function Registers.

**Table 11-18 Settings for DWT Function Registers**

<table>
<thead>
<tr>
<th>Value</th>
<th>Function</th>
</tr>
</thead>
<tbody>
<tr>
<td>b0000</td>
<td>Disabled</td>
</tr>
</tbody>
</table>
| b0001 | EMITRANGE = 0, sample and emit PC through ITM  
|       | EMITRANGE = 1, emit address offset through ITM |
| b0010 | EMITRANGE = 0, emit data through ITM on read and write.  
|       | EMITRANGE = 1, emit data and address offset through ITM on read or write. |
| b0011 | EMITRANGE = 0, sample PC and data value through ITM on read or write.  
|       | EMITRANGE = 1, emit address offset and data value through ITM on read or write. |
| b0100 | Watchpoint on PC match. |
| b0101 | Watchpoint on read. |
| b0110 | Watchpoint on write. |
| b0111 | Watchpoint on read or write. |
| b1000 | ETM trigger on PC match |
| b1001 | ETM trigger on read |
| b1010 | ETM trigger on write |
| b1011 | ETM trigger on read or write |
| b1100 | Reserved |
| b1101 | Reserved |
| b1110 | Reserved |
| b1111 | Reserved |

--- **Note** ---

- If the ETM is not fitted, then ETM trigger is not possible.
- Data value is only sampled for accesses that do not fault (MPU or bus fault). The PC is sampled irrespective of any faults. The PC is only sampled for the first address of a burst.
- FUNCTION is overridden for comparators given by DATAVADDR0 and DATAVADDR1 in DWT_FUNCTION1 if DATAMATCH is also set in DWT_FUNCTION1. The comparators given by DATAVADDR0 and DATAVADDR1 can then only perform address comparator matches for comparator 1 data matches.

- If the TIEOFF_DMATCH define is uncommented in CM3defs.v during implementation it is not possible to set DATAVADDR0, DATAVADDR1, or DATAMATCH in DWT_FUNCTION1. This means that the data matching functionality is not available in the implementation. Test the availability of data matching by writing and reading the DATAMATCH bit in DWT_FUNCTION1. If it is not settable then data matching is unavailable.

- PC match is not recommended for watchpoints because it stops after the instruction. It mainly guards and triggers the ETM.
11.6 ITM

The ITM is an application driven trace source that supports printf style debugging to trace Operating System (OS) and application events, and emits diagnostic system information. The ITM emits trace information as packets. There are three sources that can generate packets. If multiple sources generate packets at the same time, the ITM arbitrates the order in which packets are output. The three sources in decreasing order of priority are:

- Software trace. Software can write directly to ITM stimulus registers. This emits packets.
- Hardware trace. The DWT generates these packets, and the ITM emits them.
- Time stamping. Timestamps are emitted relative to packets. The ITM contains a 21-bit counter to generate the timestamp. The Cortex-M3 clock or the bitclock rate of the Serial Wire Viewer (SWV) output clocks the counter.

11.6.1 Summary and description of the ITM registers

Note

TRCENA of the Debug Exception and Monitor Control Register must be enabled before you program or use the ITM, see Debug Exception and Monitor Control Register on page 10-8.

Table 11-19 lists the ITM registers.

<table>
<thead>
<tr>
<th>Name</th>
<th>Type</th>
<th>Address</th>
<th>Reset value</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>Stimulus Ports 0-31</td>
<td>Read/write</td>
<td>0xE0000000-0xE000007C</td>
<td>-</td>
<td>See ITM Stimulus Ports 0-31 on page 11-31</td>
</tr>
<tr>
<td>Trace Enable</td>
<td>Read/write</td>
<td>0xE0000E0</td>
<td>0x00000000</td>
<td>See ITM Trace Enable Register on page 11-31</td>
</tr>
<tr>
<td>Trace Privilege</td>
<td>Read/write</td>
<td>0xE0000E40</td>
<td>0x00000000</td>
<td>See ITM Trace Privilege Register on page 11-32</td>
</tr>
<tr>
<td>Trace Control Register</td>
<td>Read/write</td>
<td>0xE0000E8</td>
<td>0x00000000</td>
<td>See ITM Trace Control Register on page 11-33</td>
</tr>
<tr>
<td>Integration Write</td>
<td>Write-only</td>
<td>0xE0000EF8</td>
<td>0x00000000</td>
<td>See ITM Integration Write Register on page 11-34</td>
</tr>
</tbody>
</table>
## Table 11-19 ITM register summary (continued)

<table>
<thead>
<tr>
<th>Name</th>
<th>Type</th>
<th>Address</th>
<th>Reset value</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>Integration Read</td>
<td>Read-only</td>
<td>0xE0000EFC</td>
<td>0x00000000</td>
<td>See ITM Integration Read Register on page 11-35</td>
</tr>
<tr>
<td>Integration Mode Control</td>
<td>Read/write</td>
<td>0xE0000F00</td>
<td>0x00000000</td>
<td>See ITM Integration Mode Control Register on page 11-35</td>
</tr>
<tr>
<td>Lock Access Register</td>
<td>Write-only</td>
<td>0xE0000FB0</td>
<td>0x00000000</td>
<td>See ITM Lock Access Register on page 11-36</td>
</tr>
<tr>
<td>Lock Status Register</td>
<td>Read-only</td>
<td>0xE0000FB4</td>
<td>0x00000003</td>
<td>See ITM Lock Status Register on page 11-36</td>
</tr>
<tr>
<td>PID4</td>
<td>Read-only</td>
<td>0xE0000FD0</td>
<td>0x00000004</td>
<td>Value 0x04</td>
</tr>
<tr>
<td>PID5</td>
<td>Read-only</td>
<td>0xE0000FD4</td>
<td>0x00000000</td>
<td>Value 0x00</td>
</tr>
<tr>
<td>PID6</td>
<td>Read-only</td>
<td>0xE0000FD8</td>
<td>0x00000000</td>
<td>Value 0x00</td>
</tr>
<tr>
<td>PID7</td>
<td>Read-only</td>
<td>0xE0000FDC</td>
<td>0x00000000</td>
<td>Value 0x00</td>
</tr>
<tr>
<td>PID0</td>
<td>Read-only</td>
<td>0xE0000FE0</td>
<td>0x00000001</td>
<td>Value 0x01</td>
</tr>
<tr>
<td>PID1</td>
<td>Read-only</td>
<td>0xE0000FE4</td>
<td>0x00000080</td>
<td>Value 0x80</td>
</tr>
<tr>
<td>PID2</td>
<td>Read-only</td>
<td>0xE0000FE8</td>
<td>0x000001B</td>
<td>Value 0x1B</td>
</tr>
<tr>
<td>PID3</td>
<td>Read-only</td>
<td>0xE0000FEC</td>
<td>0x00000000</td>
<td>Value 0x00</td>
</tr>
<tr>
<td>CID0</td>
<td>Read-only</td>
<td>0xE0000FF0</td>
<td>0x000000D</td>
<td>Value 0x0D</td>
</tr>
<tr>
<td>CID1</td>
<td>Read-only</td>
<td>0xE0000FF4</td>
<td>0x000000E0</td>
<td>Value 0xE0</td>
</tr>
<tr>
<td>CID2</td>
<td>Read-only</td>
<td>0xE0000FF8</td>
<td>0x000005</td>
<td>Value 0x05</td>
</tr>
<tr>
<td>CID3</td>
<td>Read-only</td>
<td>0xE0000FFC</td>
<td>0x0000081</td>
<td>Value 0x81</td>
</tr>
</tbody>
</table>

### Note

ITM registers are fully accessible in privileged mode. In user mode, all registers can be read, but only the Stimulus Registers and Trace Enable Registers can be written, and only when the corresponding Trace Privilege Register bit is set. Invalid user mode writes to the ITM registers are discarded.
ITM Stimulus Ports 0-31

Each of the 32 stimulus ports has its own address. A write to one of these locations causes data to be written into the FIFO if the corresponding bit in the Trace Enable Register is set. Reading from any of the stimulus ports returns the FIFO status in bit [0]:

- 0 = full
- 1 = not full.

The polled FIFO interface does not provide an atomic read-modify-write, so you must use the Cortex-M3 exclusive monitor if a polled printf is used concurrently with ITM usage by interrupts or other threads. The following polled code guarantees stimulus is not lost by polled access to the ITM:

```assembly
; r0 = Value to write to port
; r1 and r2 = Temporary scratch registers
MOV r1, #0xE0000000 ; r1 = Stimulus port base
Retry LDREX r2, [r1, #Port*4] ; Load FIFO full status
CMP r2, #0 ; Compare with full
ITT NE ; If (not full)
STREXNE r2, [r1, #Port*4]; Try sending value to port
CMPNE r2, #1 ; and check for failure
BEQ Retry ; If full or failed then retry
```

ITM Trace Enable Register

Use the Trace Enable Register to generate trace data by writing to the corresponding stimulus port.

The register address, access type, and Reset state are:

<table>
<thead>
<tr>
<th>Access</th>
<th>Read/write</th>
</tr>
</thead>
<tbody>
<tr>
<td>Address</td>
<td>0xE0000E00</td>
</tr>
<tr>
<td>Reset</td>
<td>0x00000000</td>
</tr>
</tbody>
</table>

Table 11-20 describes the field of the ITM Trace Enable Register.

<table>
<thead>
<tr>
<th>Bits</th>
<th>Field</th>
<th>Function</th>
</tr>
</thead>
<tbody>
<tr>
<td>[31:0]</td>
<td>STIMENA</td>
<td>Bit mask to enable tracing on ITM stimulus ports. One bit per stimulus port.</td>
</tr>
</tbody>
</table>
Note

Privileged writes are accepted to this register if ITMENA is set. User writes are accepted to this register if ITMENA is set and the appropriate privilege mask is cleared. Privileged access to the stimulus ports enables an RTOS kernel to guarantee instrumentation slots or bandwidth as required.

**ITM Trace Privilege Register**

Use the ITM Trace Privilege Register to enable an operating system to control which stimulus ports are accessible by user code.

Note

You can only write to this register in privileged mode.

The register address, access type, and Reset state are:

- **Access**: Read/write
- **Address**: 0xE0000E40
- **Reset**: 0x00000000

Figure 11-13 shows the ITM Trace Privilege Register bit assignments.

![Figure 11-13 ITM Trace Privilege Register bit assignments](image)

Table 11-21 describes the fields of the ITM Trace Privilege Register.

<table>
<thead>
<tr>
<th>Bits</th>
<th>Field</th>
<th>Function</th>
</tr>
</thead>
<tbody>
<tr>
<td>[3:0]</td>
<td>PRIVMASK</td>
<td>Bit mask to enable tracing on ITM stimulus ports:</td>
</tr>
<tr>
<td></td>
<td></td>
<td>bit [0] = stimulus ports [7:0]</td>
</tr>
</tbody>
</table>
ITM Trace Control Register

Use this register to configure and control ITM transfers.

--- Note ---
You can only write to this register in privilege mode.

The register address, access type, and Reset state are:
Access       Read/write
Address      0xE0000E80
Reset        0x00000000

Figure 11-14 shows the ITM Control Register bit assignments.

```
<table>
<thead>
<tr>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th>10</th>
<th>9</th>
<th>8</th>
<th>7</th>
<th>5</th>
<th>4</th>
<th>3</th>
<th>2</th>
<th>1</th>
<th>0</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td>15</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>BUSY</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Reserved</td>
<td>ATBID</td>
<td>Reserved</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>
```

**Figure 11-14 ITM Trace Control Register bit assignments**

Table 11-22 describes the fields of the ITM Control Register.

**Table 11-22 ITM Trace Control Register bit assignments**

<table>
<thead>
<tr>
<th>Bits</th>
<th>Field</th>
<th>Function</th>
</tr>
</thead>
<tbody>
<tr>
<td>[31:24]</td>
<td>-</td>
<td>0b00000000.</td>
</tr>
<tr>
<td>[23]</td>
<td>BUSY</td>
<td>Set when ITM events present and being drained</td>
</tr>
<tr>
<td>[22:16]</td>
<td>ATBID</td>
<td>ATB ID for CoreSight system.</td>
</tr>
<tr>
<td>[15:10]</td>
<td>-</td>
<td>0b000000.</td>
</tr>
</tbody>
</table>
Note

DWT is not enabled in the ITM block. However, DWT stimulus entry into the FIFO is controlled by DWTENA. If DWT requires timestamping, the TSSEN bit must be set.

ITM Integration Write Register

Use this register to determine the behavior of the ATVALIDM bit.

Figure 11-15 shows the ITM Integration Write Register bit assignments.
Table 11-23 describes the fields of the ITM Integration Write Register.

<table>
<thead>
<tr>
<th>Bits</th>
<th>Field</th>
<th>Function</th>
</tr>
</thead>
<tbody>
<tr>
<td>[31:1]</td>
<td>-</td>
<td>Reserved</td>
</tr>
<tr>
<td>[0]</td>
<td>ATV ALIDM</td>
<td>When the integration mode is set:</td>
</tr>
<tr>
<td></td>
<td></td>
<td>0 = ATV ALIDM clear</td>
</tr>
<tr>
<td></td>
<td></td>
<td>1 = ATV ALIDM set.</td>
</tr>
</tbody>
</table>

**Note**

Bit [0] drives ATV ALIDM when mode is set.

**ITM Integration Read Register**

Use this register to read the value on ATREADYM.

Figure 11-16 shows the ITM Integration Read Register bit assignments.

```
31 | | | | | | | 1 0
    | | | | | | | ATREADYM
```

Table 11-24 describes the fields of the ITM Integration Read Register.

<table>
<thead>
<tr>
<th>Bits</th>
<th>Field</th>
<th>Function</th>
</tr>
</thead>
<tbody>
<tr>
<td>[31:1]</td>
<td>-</td>
<td>Reserved</td>
</tr>
<tr>
<td>[0]</td>
<td>ATREADYM</td>
<td>Value on ATREADYM</td>
</tr>
</tbody>
</table>

**ITM Integration Mode Control Register**

Use this register to enable write accesses to the Control Register.
Figure 11-17 on page 11-36 shows the ITM Integration Mode Control Register bit assignments.

![Figure 11-17 ITM Integration Mode Control bit assignments](image)

Table 11-25 describes the fields of the ITM Integration Mode Control Register

**Table 11-25 ITM Integration Mode Control Register bit assignments**

<table>
<thead>
<tr>
<th>Bits</th>
<th>Field</th>
<th>Function</th>
</tr>
</thead>
<tbody>
<tr>
<td>[31:1]</td>
<td>-</td>
<td>Reserved</td>
</tr>
<tr>
<td>[0]</td>
<td>INTEGRATION</td>
<td>0 = ATVALIDM normal</td>
</tr>
<tr>
<td></td>
<td></td>
<td>1 = ATVALIDM driven from Integration Write Register</td>
</tr>
</tbody>
</table>

**ITM Lock Access Register**

Use this register to prevent write accesses to the Control Register.

Table 11-26 describes the fields of the ITM Lock Access Register

**Table 11-26 ITM Lock Access Register bit assignments**

<table>
<thead>
<tr>
<th>Bits</th>
<th>Field</th>
<th>Function</th>
</tr>
</thead>
<tbody>
<tr>
<td>[31:0]</td>
<td>Lock Access</td>
<td>A privileged write of 0xC5ACCE55 enables more write access to Control Register 0xE00:::0xFFC. An invalid write removes write access.</td>
</tr>
</tbody>
</table>

**ITM Lock Status Register**

Use this register to enable write accesses to the Control Register.

Figure 11-18 on page 11-37 shows the ITM Lock Status Register bit assignments.
Figure 11-18 ITM Lock Status Register bit assignments

Table 11-27 describes the fields of the ITM Lock Status Register

Table 11-27 ITM Lock Status Register bit assignments

<table>
<thead>
<tr>
<th>Bits</th>
<th>Field</th>
<th>Function</th>
</tr>
</thead>
<tbody>
<tr>
<td>[31:3]</td>
<td>-</td>
<td>Reserved.</td>
</tr>
<tr>
<td>[1]</td>
<td>Access</td>
<td>Write access to component is blocked. All writes are ignored, reads are permitted.</td>
</tr>
<tr>
<td>[0]</td>
<td>Present</td>
<td>Indicates that a lock mechanism exists for this component.</td>
</tr>
</tbody>
</table>
11.7 AHB-AP

AHB-AP is a debug access port into the Cortex-M3 system, and provides access to all memory and registers in the system, including processor registers through the NVIC. System access is independent of the processor status. Either SW-DP or SWJ-DP accesses AHB-AP.

AHB-AP is a master into the Bus Matrix. Transactions are made using the AHB-AP programmer’s model, which generates AHB-Lite transactions into the Bus Matrix. See Summary and description of the AHB-AP registers.

11.7.1 AHB-AP transaction types

AHB-AP does not do back-to-back transactions on the bus, and so all transactions are non-sequential. AHB-AP can perform unaligned and bit-band transactions. The Bus Matrix handles these. AHB-AP transactions are not subject to MPU lookups. AHB-AP transactions bypass the FPB, and so the FPB cannot remap AHB-AP transactions.

SWJ/SW-DP initiated transaction aborts drive an AHB-AP supported sideband signal called **HABORT**. This signal is driven into the Bus Matrix, which resets the Bus Matrix state, so that AHB-AP can access the Private Peripheral Bus for last ditch debugging such as read/stop/reset the core.

AHB-AP transactions are little endian.

11.7.2 Summary and description of the AHB-AP registers

Table 11-28 lists the AHB-AP registers.

<table>
<thead>
<tr>
<th>Name</th>
<th>Type</th>
<th>Address</th>
<th>Reset value</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>Control and Status Word</td>
<td>Read/write</td>
<td>0x00</td>
<td>See Register</td>
<td>See AHB-AP Control and Status Word Register on page 11-39</td>
</tr>
<tr>
<td>Transfer Address</td>
<td>Read/write</td>
<td>0x04</td>
<td>0x00000000</td>
<td>See AHB-AP Transfer Address Register on page 11-41</td>
</tr>
<tr>
<td>Data Read/write</td>
<td>Read/write</td>
<td>0x0C</td>
<td>-</td>
<td>See AHB-AP Data Read/Write Register on page 11-41</td>
</tr>
<tr>
<td>Banked Data 0</td>
<td>Read/write</td>
<td>0x10</td>
<td>-</td>
<td>See AHB-AP Banked Data Registers 0-3 on page 11-41</td>
</tr>
<tr>
<td>Banked Data 1</td>
<td>Read/write</td>
<td>0x14</td>
<td>-</td>
<td>See AHB-AP Banked Data Registers 0-3 on page 11-41</td>
</tr>
</tbody>
</table>
AHB-AP Control and Status Word Register

Use this register to configure and control transfers through the AHB interface.

Figure 11-19 shows the fields of the AHB-AP Control and Status Word Register.

Table 11-28 AHB-AP register summary (continued)

<table>
<thead>
<tr>
<th>Name</th>
<th>Type</th>
<th>Address</th>
<th>Reset value</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>Banked Data 2</td>
<td>Read/ write</td>
<td>0x18</td>
<td>-</td>
<td>See AHB-AP Banked Data Registers 0-3 on page 11-41</td>
</tr>
<tr>
<td>Banked Data 3</td>
<td>Read/ write</td>
<td>0x1C</td>
<td>-</td>
<td>See AHB-AP Banked Data Registers 0-3 on page 11-41</td>
</tr>
<tr>
<td>Debug ROM Address</td>
<td>Read only</td>
<td>0xF8</td>
<td>0xE00FF003</td>
<td>See AHB-AP Debug ROM Address Register on page 11-42</td>
</tr>
<tr>
<td>Identification Register</td>
<td>Read only</td>
<td>0xFC</td>
<td>0x14770011</td>
<td>See AHB-AP ID Register on page 11-42</td>
</tr>
</tbody>
</table>

Table 11-29 AHB-AP Control and Status Word Register bit assignments

<table>
<thead>
<tr>
<th>Bits</th>
<th>Field</th>
<th>Function</th>
</tr>
</thead>
<tbody>
<tr>
<td>[31:30]</td>
<td>-</td>
<td>Reserved. Read as b010.</td>
</tr>
</tbody>
</table>
| [29]    | MasterTypea | 0 = core.  
1 = debug.  
This bit cannot be cleared if COREACCEN = 0. Read back to confirm if accepted. It cannot be changed if transaction is outstanding. Debugger must first check TransinProg.  
Reset value = 0b1. |
| [28:26] | -         | Reserved, 0b000.                                                         |
Table 11-29 AHB-AP Control and Status Word Register bit assignments (continued)

<table>
<thead>
<tr>
<th>Bits</th>
<th>Field</th>
<th>Function</th>
</tr>
</thead>
<tbody>
<tr>
<td>[23:12]</td>
<td>-</td>
<td>Reserved, 0x000.</td>
</tr>
<tr>
<td>[11:8]</td>
<td>Mode</td>
<td>Mode of operation bits: b0000 = normal download/upload mode b0001-b1111 are reserved. Reset value = 0b0000.</td>
</tr>
<tr>
<td>[7]</td>
<td>TransINProg</td>
<td>Transfer in progress. This field indicates if a transfer is in progress on the APB master port.</td>
</tr>
<tr>
<td>[6]</td>
<td>DbgStatus</td>
<td>Indicates the status of the DBGEN port. If DbgStatus is LOW, no AHB transfers carried out. 1 = AHB transfers permitted. 0 = AHB transfers not permitted.</td>
</tr>
<tr>
<td>[5:4]</td>
<td>AddrInc</td>
<td>Auto address increment and pack mode on Read or Write data access. Only increments if the current transaction completes with no error. Auto address incrementing and packed transfers are not performed on access to Banked Data registers 0x10 - 0x1C. The status of these bits is ignored in these cases. Increments and wraps within a 4-KB address boundary, for example for word incrementing from 0x1000 to 0x1FFC. If the start is at 0x14A0, then the counter increments to 0x1FFC, wraps to 0x1000, then continues incrementing to 0x149C. 0b00 = auto increment off. 0b01 = increment single. Single transfer from corresponding byte lane. 0b10 = increment packed. 0b11 = reserved. No transfer. Size of address increment is defined by the Size field [2:0]. Reset value: 0b00.</td>
</tr>
<tr>
<td>[2:0]</td>
<td>SIZE</td>
<td>Size of access field: b000 = 8 bits b001 = 16 bits b010 = 32 bits b011-111 are reserved. Reset value: b000.</td>
</tr>
</tbody>
</table>
A. When clear, this bit prevents the debugger from setting the C_DEBUGEN bit in the Debug Halting Control and Status Register, and so prevent the debugger from being able to halt the core.

**AHB-AP Transfer Address Register**

Use this register to program the address of the current transfer.

Table 11-30 describes the fields of the AHB-AP Transfer Address Register.

<table>
<thead>
<tr>
<th>Bits</th>
<th>Field</th>
<th>Function</th>
</tr>
</thead>
<tbody>
<tr>
<td>[31:0]</td>
<td>ADDRESS</td>
<td>Current transfer address. Reset value = 0x00000000.</td>
</tr>
</tbody>
</table>

**AHB-AP Data Read/Write Register**

Use this register to read and write data for the current transfer.

Table 11-31 describes the fields of the AHB-AP Data Read/Write Register.

<table>
<thead>
<tr>
<th>Bits</th>
<th>Field</th>
<th>Function</th>
</tr>
</thead>
<tbody>
<tr>
<td>[31:0]</td>
<td>DATA</td>
<td>Write mode: data value to write for the current transfer</td>
</tr>
<tr>
<td></td>
<td></td>
<td>Read mode: data value to read for the current transfer</td>
</tr>
<tr>
<td></td>
<td></td>
<td>Reset value = 0x00000000</td>
</tr>
</tbody>
</table>

**AHB-AP Banked Data Registers 0-3**

Use these registers to directly map AHB-AP accesses to AHB transfers without rewriting the AHB-AP *Transfer Address Register* (TAR).
Table 11-32 describes the field of the AHB-AP Banked Data Registers.

Table 11-32 AHB-AP Banked Data Register bit assignments

<table>
<thead>
<tr>
<th>Bits</th>
<th>Field</th>
<th>Function</th>
</tr>
</thead>
<tbody>
<tr>
<td>[31:0]</td>
<td>DATA</td>
<td>BD0-BD3 provide a mechanism for directly mapping through DAP accesses to AHB transfers without having to rewrite the TAR within a four location boundary, so for example BD0 reads/write from TAR, BD1 from TAR+4. If DAPADDR[7:4] == 0x0001, so accessing AHB-AP registers in the range 0x10-0x1C, then the derived HADDR[31:0] is as follows: Read mode: Data value read from the current transfer from external address TAR[31:4] + DAPADDR[3:0]. Auto address incrementing is not performed on DAP accesses to BD0-BD3. Write mode: data value to write for the current transfer to external address TAR[31:4] + DAPADDR[3:0]. Banked transfers are only supported for word transfers. Non-word banked transfer size is currently ignored, assumed word access. Reset value - 0x00000000.</td>
</tr>
</tbody>
</table>

AHB-AP Debug ROM Address Register

This register specifies the base address of the debug interface. It is read-only.

Table 11-33 describes the fields of the AHB-AP Debug ROM Address Register.

Table 11-33 AHB-AP Debug ROM Address Register bit assignments

<table>
<thead>
<tr>
<th>Bits</th>
<th>Field</th>
<th>Function</th>
</tr>
</thead>
<tbody>
<tr>
<td>[31:0]</td>
<td>Debug ROM address</td>
<td>Base address of debug interface.</td>
</tr>
</tbody>
</table>

AHB-AP ID Register

This register defines the external interface on the access port.

Figure 11-20 on page 11-43 shows the fields of the AHB-AP ID Register.
Table 11-34 describes the fields of the AHB-AP ID Register.

Table 11-34 AHB-AP ID Register bit assignments

<table>
<thead>
<tr>
<th>Bits</th>
<th>Field</th>
<th>Function</th>
</tr>
</thead>
<tbody>
<tr>
<td>[31:28]</td>
<td>Revision</td>
<td>This field is zero for the first implementation of an AP design, and is updated for each major revision of the design.</td>
</tr>
<tr>
<td>[27:24]</td>
<td>JEP-106 continuation code</td>
<td>For an ARM-designed AP, this field has value 0b0100, 0x4.</td>
</tr>
<tr>
<td>[23:17]</td>
<td>JEP-106 identity code</td>
<td>For an ARM-designed AP, this field has value 0b0111011, 0x3B.</td>
</tr>
<tr>
<td>[16]</td>
<td>Class</td>
<td>0b1: This AP is a Memory Access Port</td>
</tr>
<tr>
<td>[15:8]</td>
<td>-</td>
<td>Reserved. SBZ.</td>
</tr>
<tr>
<td>[7:4]</td>
<td>AP Variant</td>
<td>0x1: Cortex-M3 variant</td>
</tr>
<tr>
<td>[3:0]</td>
<td>AP Type</td>
<td>0x1: AMBA AHB bus</td>
</tr>
</tbody>
</table>
Chapter 12
Debug Port

This chapter describes the processor Debug Port (DP). It contains:
- About the DP on page 12-2.
12.1 About the DP

The processor contains an *Advanced High-performance Bus Access Port* (AHB-AP) interface for debug accesses. An external DP component accesses this interface. The Cortex-M3 system supports two possible DP implementations:

- The *Serial Wire JTAG Debug Port* (SWJ-DP). The SWJ-DP is a standard CoreSight debug port that combines JTAG-DP and *Serial Wire Debug Port* (SW-DP).
- The SW-DP. This provides a two-pin (clock + data) interface to the AHB-AP port.

--- Note

The SWJ-DP is designed to permit pin sharing of *JTAG-TDO* and *JTAG-TDI* when they are not being used for JTAG debug access. When used together with a Cortex-M3 TPIU, there are different options for the connection of *Serial Wire Output* (SWO), see *Serial wire output connection* on page 13-17.

These two DP implementations provide different mechanisms for debug access to the processor. Your implementation must contain only one of these components.

--- Note

Your implementation might contain an alternative implementor-specific DP instead of SW-DP or SWJ-DP. See your implementor for details.

---

For more detailed information on the DP components, see the *CoreSight Components Technical Reference manual*.

For more information on the AHB-AP, see *AHB-AP* on page 11-38.

The DP and AP together are referred to as the *Debug Access Port* (DAP).

For more detailed information on the debug interface, see the *ARM Debug Interface v5, Architecture Specification*.
Chapter 13
Trace Port Interface Unit

This chapter describes the *Trace Port Interface Unit* (TPIU). It contains the following sections:

- *About the TPIU* on page 13-2
- *TPIU registers* on page 13-8
- *Serial wire output connection* on page 13-17.
13.1 About the TPIU

The TPIU acts as a bridge between the on-chip trace data from the Embedded Trace Macrocell (ETM) and the Instrumentation Trace Macrocell (ITM), with separate IDs, to a data stream, encapsulating IDs where required, that is then captured by a Trace Port Analyzer (TPA).

The TPIU is specially designed for low-cost debug. It is a special version of the CoreSight TPIU, and you can replace it with CoreSight components if system requirements demand the additional features of the CoreSight TPIU.

There are two configurations of the TPIU:
- A configuration that supports ITM debug trace.
- A configuration that supports both ITM and ETM debug trace.

Note

If your Cortex-M3 system uses the optional ETM component, you must use the TPIU configuration that supports both ITM and ETM debug trace. For a full description of the ETM, see Chapter 15 Embedded Trace Macrocell.

13.1.1 TPIU block diagrams

Figure 13-1 on page 13-3 and Figure 13-2 on page 13-4 show the component layout of the TPIU for both configurations.
Figure 13-1 Block diagram of the TPIU (non-ETM version)
13.1.2 TPIU components

A description of the main components of the TPIU is given in the following sections:

- Asynchronous FIFO
- Formatter
- Trace out on page 13-5
- AMBA Trace Bus interface on page 13-5
- Advanced Peripheral Bus interface on page 13-5.

Asynchronous FIFO

The asynchronous FIFO enables trace data to be driven out at a speed that is not dependent on the speed of the core clock.

Formatter

The formatter inserts source ID signals into the data packet stream so that trace data can be re-associated with its trace source. The formatter is always active when the TRACEPORT mode is active.
Trace out

The trace out block serializes formatted data before it goes off-chip.

AMBA Trace Bus interface

The TPIU accepts trace data from a trace source, either direct from a trace source (ETM or ITM) or using a Trace Funnel. For more information, see AMBA Trace Bus interface.

Advanced Peripheral Bus interface

The APB interface is the programming interface for the TPIU. For more information, see Advanced Peripheral Bus interface.

13.1.3 TPIU inputs and outputs

This section describes the TPIU inputs and outputs. It contains the following:

- Trace out port
- AMBA Trace Bus interface
- Miscellaneous configuration inputs on page 13-6.

Trace out port

Table 13-1 describes the trace out port signals.

<table>
<thead>
<tr>
<th>Name</th>
<th>Type</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>TRACECLIN</td>
<td>Input</td>
<td>Decoupled clock from ATB to enable easy control of the trace port speed. Typically this is derived from a controllable clock source on chip, but an external clock generator could drive it if a high speed pin is used. Data changes on the rising edge only.</td>
</tr>
<tr>
<td>TRESETn</td>
<td>Input</td>
<td>This is a reset signal for the TRACECLKIN domain. This signal is typically driven from Power on Reset, and must be synchronized to TRACECLKIN.</td>
</tr>
<tr>
<td>TRACECLK</td>
<td>Output</td>
<td>TRACEDATA changes on both edges of TRACECLK.</td>
</tr>
<tr>
<td>TRACESWO</td>
<td>Output</td>
<td>Output data for asynchronous modes.</td>
</tr>
</tbody>
</table>
**ATB interface**

There is one or two ATB interfaces depending on the TPIU configuration. Table 13-2 describes the ATB port signals. The signals for port 2 are not used when the TPIU is configured with a single ATB interface.

**Table 13-2 ATB port signals**

<table>
<thead>
<tr>
<th>Name</th>
<th>Type</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>CLK</td>
<td>Input</td>
<td>Trace bus and APB interface clock.</td>
</tr>
<tr>
<td>nRESET</td>
<td>Input</td>
<td>Reset for the CLK domain (ATB/APB interface).</td>
</tr>
<tr>
<td>CLKEN</td>
<td>Input</td>
<td>Clock enable for CLK domain.</td>
</tr>
<tr>
<td>ATVALID1S</td>
<td>Input</td>
<td>Data from trace source 1 is valid in this cycle.</td>
</tr>
<tr>
<td>ATREADY1S</td>
<td>Output</td>
<td>If this signal is asserted (ATVALID high), then the data was accepted this cycle from trace source 1.</td>
</tr>
<tr>
<td>ATDATA1S[7:0]</td>
<td>Input</td>
<td>Trace data input from source 1.</td>
</tr>
<tr>
<td>ATID1S[6:0]</td>
<td>Input</td>
<td>Trace source ID for source 1. This must not change dynamically.</td>
</tr>
<tr>
<td>ATVALID2S</td>
<td>Input</td>
<td>Data from trace source 2 is valid in this cycle.</td>
</tr>
<tr>
<td>ATREADY2</td>
<td>Output</td>
<td>If this signal is asserted (ATVALID high), then the data was accepted this cycle from trace source 2.</td>
</tr>
<tr>
<td>ATDATA2S[7:0]</td>
<td>Input</td>
<td>Trace data input from source 2.</td>
</tr>
<tr>
<td>ATID2S[6:0]</td>
<td>Input</td>
<td>Trace source ID for source 2. This must not change dynamically.</td>
</tr>
</tbody>
</table>

**Miscellaneous configuration inputs**

Table 13-3 describes the miscellaneous configuration inputs.

**Table 13-3 Miscellaneous configuration inputs**

<table>
<thead>
<tr>
<th>Name</th>
<th>Type</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>MAXPORTSIZE [1:0]</td>
<td>Input</td>
<td>Defines the maximum number of pins available for synchronous trace output.</td>
</tr>
<tr>
<td>SyncReq</td>
<td>Input</td>
<td>Global trace synchronization trigger. Inserts synchronization packets into the formatted data stream. Only used when the formatter is active. This signal must be connected to the DSYNC output from Cortex-M3.</td>
</tr>
<tr>
<td>TRIGGER</td>
<td>Input</td>
<td>Causes a trigger packet to be inserted into the trace stream when the formatter is active.</td>
</tr>
</tbody>
</table>
### Table 13-3 Miscellaneous configuration inputs (continued)

<table>
<thead>
<tr>
<th>Name</th>
<th>Type</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>SWOACTIVE</td>
<td>Output</td>
<td>SWO mode selected (use for pin muxing).</td>
</tr>
<tr>
<td>TPIUACTIV</td>
<td>Output</td>
<td>Indicates that the TPIU has data which is in the process of being output.</td>
</tr>
<tr>
<td>TPIUBAUD</td>
<td>Output</td>
<td>Toggles at baud frequency (in TRACECLKIN domain).</td>
</tr>
</tbody>
</table>
13.2 TPIU registers

This section describes the TPIU registers. It contains the following:

- Summary of the TPIU registers
- Description of the TPIU registers.

13.2.1 Summary of the TPIU registers

Table 13-4 provides a summary of the TPIU registers.

<table>
<thead>
<tr>
<th>Name of register</th>
<th>Type</th>
<th>Address</th>
<th>Reset value</th>
<th>Page</th>
</tr>
</thead>
<tbody>
<tr>
<td>Supported Sync Port Sizes Register</td>
<td>Read-only</td>
<td>0xE0040000</td>
<td>0bxx0x</td>
<td>page 13-9</td>
</tr>
<tr>
<td>Current Sync Port Size Register</td>
<td>Read/write</td>
<td>0xE0040004</td>
<td>0x01</td>
<td>page 13-9</td>
</tr>
<tr>
<td>Async Clock Prescaler Register</td>
<td>Read/write</td>
<td>0xE0040010</td>
<td>0x0000</td>
<td>page 13-9</td>
</tr>
<tr>
<td>Selected Pin Protocol Register</td>
<td>Read/write</td>
<td>0xE00400F0</td>
<td>0x01</td>
<td>page 13-10</td>
</tr>
<tr>
<td>Trigger control registers</td>
<td>Read-only</td>
<td>0xE0040100 to 0xE0040108</td>
<td>-</td>
<td>page 13-11</td>
</tr>
<tr>
<td>EXTCTL port registers</td>
<td>Read-only</td>
<td>-</td>
<td>-</td>
<td>page 13-11</td>
</tr>
<tr>
<td>Test pattern registers</td>
<td>Read-only</td>
<td>0xE0040200 to 0xE0040208</td>
<td>-</td>
<td>page 13-11</td>
</tr>
<tr>
<td>Formatter and Flush Status Register</td>
<td>Read-only</td>
<td>0xE0040300</td>
<td>0x08</td>
<td>page 13-11</td>
</tr>
<tr>
<td>Formatter and Flush Control Register</td>
<td>Read/write</td>
<td>0xE0040304</td>
<td>0x102</td>
<td>page 13-12</td>
</tr>
<tr>
<td>Formatter Synchronization Counter Register</td>
<td>Read-only</td>
<td>0xE0040308</td>
<td>0x00</td>
<td>page 13-14</td>
</tr>
<tr>
<td>Integration Register: ITATBCTR2</td>
<td>Read-only</td>
<td>0xE0040EF0</td>
<td>0x0</td>
<td>page 13-15</td>
</tr>
<tr>
<td>Integration Register: ITATBCTR0</td>
<td>Read-only</td>
<td>0xE0040EF8</td>
<td>0x0</td>
<td>page 13-15</td>
</tr>
</tbody>
</table>

13.2.2 Description of the TPIU registers

This section describes the TPIU registers.
Supported Sync Port Sizes Register

This register is read/write. Each bit location represents a single port size that is supported on the device, that is, 4, 2 or 1 in bit locations [3:0]. If the bit is set then that port size is permitted. By default the RTL is designed to support all port sizes, set to 0x0000000B. This register is constrained by the input tie-off MAXPORTSIZE. The external tie-off, MAXPORTSIZE, must be set during finalization of the ASIC to reflect the actual number of TRACEDATA signals wired to physical pins. This is to ensure that tools do not attempt to select a port width that an attached TPA cannot capture. The value on MAXPORTSIZE causes bits within the Supported Port Size register that represent wider widths to be clear, that is, unsupported.

Figure 13-3 shows the bit assignments.

![Figure 13-3 Supported Sync Port Size Register bit assignments](image)

Current Sync Port Size Register

This register is read/write. The Current Sync Port Size Register has the same format as the Supported Sync Port Sizes Register but only one bit is set, and all others must be zero. Writing values with more than one bit set, or setting a bit that is not indicated as supported is not supported and causes Unpredictable behavior.

It is more convenient to use the same format as the Supported Sync Port Sizes Register because it saves on having to decode the sizes later on in the device, and also maintains the format from the other register bank for checking for valid assignments.

On reset this defaults to the smallest possible port size, 1 bit, and so reads as 0x00000001.

Async Clock Prescaler Register

Use the Async Clock Prescaler Register to scale the baud rate of the asynchronous output.

Figure 13-4 on page 13-10 shows the fields of the Async Clock Prescaler Register.
Figure 13-4 Async Clock Prescaler Register bit assignments

Table 13-5 describes the fields of the Async Clock Prescaler Register.

Table 13-5 Async Clock Prescaler Register bit assignments

<table>
<thead>
<tr>
<th>Bits</th>
<th>Field</th>
<th>Function</th>
</tr>
</thead>
<tbody>
<tr>
<td>[31:13]</td>
<td>-</td>
<td>Reserved. RAZ/SBZP.</td>
</tr>
<tr>
<td>[12:0]</td>
<td>PRESCALER</td>
<td>Divisor for TRACECLKIN is Prescaler + 1.</td>
</tr>
</tbody>
</table>

Selected Pin Protocol Register

Use the Selected Pin Protocol Register to select which protocol to use for trace output.

The register address, access type, and Reset state are:
Address  0xE00400F0
Access    Read/write
Reset state  0x01

Figure 13-5 shows the fields of the Selected Pin Protocol Register.
Table 13-6 describes the fields of the Selected Pin Protocol Register.

<table>
<thead>
<tr>
<th>Bits</th>
<th>Field</th>
<th>Function</th>
</tr>
</thead>
<tbody>
<tr>
<td>[31:2]</td>
<td>-</td>
<td>Reserved</td>
</tr>
<tr>
<td>[1:0]</td>
<td>PROTOCOL</td>
<td>00 - TracePort mode</td>
</tr>
<tr>
<td></td>
<td></td>
<td>01 - SerialWire Output (Manchester). This is the reset value.</td>
</tr>
<tr>
<td></td>
<td></td>
<td>10 - SerialWire Output (NRZ)</td>
</tr>
<tr>
<td></td>
<td></td>
<td>11 - Reserved</td>
</tr>
</tbody>
</table>

**Note**
If this register is changed while trace data is being output, data corruption occurs.

**Trigger control registers**
This TPIU does not support trigger delay. To indicate this, the trigger control registers read zero.

**EXTCTL port registers**
This TPIU does not support EXTCTL ports. To indicate this, the EXTCTL port registers read zero.

**Test pattern registers**
This TPIU has no built in test pattern generator. To indicate this, the test pattern generator registers read zero.

**Formatter and Flush Status Register**
Use the Formatter and Flush Status Register to read the status of TPIU formatter.

The register address, access type, and Reset state are:

- **Address**: 0xE0040300
- **Access**: Read only
- **Reset state**: 0x8

Figure 13-6 on page 13-12 shows the fields of the Formatter and Flush Status Register.
Table 13-7 describes the fields of the Formatter and Flush Status Register.

### Table 13-7 Formatter and Flush Status Register bit assignments

<table>
<thead>
<tr>
<th>Bits</th>
<th>Field</th>
<th>Function</th>
</tr>
</thead>
<tbody>
<tr>
<td>[31:4]</td>
<td>-</td>
<td>Reserved</td>
</tr>
<tr>
<td>[3]</td>
<td>FtNonStop</td>
<td>Formatter cannot be stopped</td>
</tr>
<tr>
<td>[2]</td>
<td>TCPresent</td>
<td>This bit always reads zero</td>
</tr>
<tr>
<td>[1]</td>
<td>FtStopped</td>
<td>This bit always reads zero</td>
</tr>
<tr>
<td>[0]</td>
<td>FlInProg</td>
<td>This bit always reads zero</td>
</tr>
</tbody>
</table>

### Formatter and Flush Control Register

The Formatter and Flush Control Register.

The register address, access type, and Reset state are:

- **Address**: 0xE0040304
- **Access**: Read/write
- **Reset state**: 0x102

Figure 13-7 on page 13-13 shows the fields of the Formatter and Flush Control Register.
Figure 13-7 Formatter and Flush Control Register bit assignments

Table 13-8 describes the fields of the Formatter and Flush Control Register.

**Table 13-8 Formatter and Flush Control Register bit assignments**

<table>
<thead>
<tr>
<th>Bits</th>
<th>Field</th>
<th>Function</th>
</tr>
</thead>
<tbody>
<tr>
<td>[13]</td>
<td>StopTrig</td>
<td>Stop the formatter after a Trigger Event is observed.</td>
</tr>
<tr>
<td>[12]</td>
<td>StopFI</td>
<td>Stop the formatter after a flush completes.</td>
</tr>
<tr>
<td>[10]</td>
<td>TrigFI</td>
<td>Indicates a trigger on Flush completion.</td>
</tr>
<tr>
<td>[8]</td>
<td>TrigIN</td>
<td>Indicate a trigger on TRIGIN being asserted.</td>
</tr>
<tr>
<td>[6]</td>
<td>FOnMan</td>
<td>Manually generate a flush of the system.</td>
</tr>
<tr>
<td>[4]</td>
<td>FOnFlIn</td>
<td>Generate flush using the FLUSHIN interface.</td>
</tr>
</tbody>
</table>
Bit [8] of this register is always set to indicate that triggers are indicated when \textbf{TRIGGER} is asserted.

When one of the two single wire output modes is selected, bit [1] of this register enables the formatter to be bypassed. If the formatter is bypassed, only the ITM/DWT trace source (ATDATA2) passes through. The TPIU accepts and discards data that is presented on the ETM port (ATDATA1). This function is intended to be used when it is necessary to connect a device containing an ETM to a trace capture device that is only able to capture Serial Wire Output data. Enabling or disabling the formatter causes momentary data corruption.

\begin{center}
\textbf{Note}
\end{center}

If the selected pin protocol register is set to 0x00 (TracePort mode), the Formatter and Flush Control Register always reads 0x102, because the formatter is automatically enabled. If one of the serial wire modes is then selected, the register reverts to its previously programmed value.

\begin{center}
\textbf{Formatter Synchronization Counter Register}
\end{center}

The global synchronization trigger is generated by the \textit{Program Counter} (PC) Sampler block. This means that there is no synchronization counter in the TPIU.

The register address, access type, and Reset state are:

<table>
<thead>
<tr>
<th>Address</th>
<th>Access</th>
<th>Reset state</th>
</tr>
</thead>
<tbody>
<tr>
<td>0xE0040308</td>
<td>Read only</td>
<td>0x00</td>
</tr>
</tbody>
</table>

\begin{table}[h]
\centering
\begin{tabular}{ccc}
\hline
Bits & Field & Function \\
\hline
[3:2] & - & Reserved. \\
\hline
[1] & EnFCont & Continuous Formatting, no \textbf{TRACECTL}. This bit is set on reset. \\
\hline
[0] & EnFTC & Enable Formatting. Because \textbf{TRACECTL} is never present, this bit reads as zero. \\
\hline
\end{tabular}
\caption{Formatter and Flush Control Register bit assignments (continued)}
\end{table}
Integration Test Registers

Use the Integration Test Registers to perform topology detection of the TPIU with other devices in a Cortex-M3 system. These registers enable direct control of outputs and the ability to read the value of inputs. The processor provides two Integration Test Registers:

- Integration Test Register - ITATBCTR2
- Integration Test Register - ITATBCTR0.

Integration Test Register - ITATBCTR2

The register address, access type, and Reset state are:

- **Address**: 0xE0040EF0
- **Access**: Read only
- **Reset state**: 0x0

Figure 13-8 shows the fields of the Integration Test Register bit assignments.

![Figure 13-8 Integration Test Register-ITATBCTR2 bit assignments](image)

Table 13-9 describes the fields of the Integration Test Register bit assignments.

<table>
<thead>
<tr>
<th>Bits</th>
<th>Field</th>
<th>Function</th>
</tr>
</thead>
<tbody>
<tr>
<td>[31:1]</td>
<td>-</td>
<td>Reserved.</td>
</tr>
<tr>
<td>[0]</td>
<td>ATREADY1</td>
<td>This bit reads or sets the value of ATREADYS1 and ATREADYS2.</td>
</tr>
</tbody>
</table>

Integration Test Register - ITATBCTR0

The register address, access type, and Reset state are:

- **Address**: 0xE0040EF8
- **Access**: Read only
- **Reset state**: 0x0

Figure 13-9 shows the fields of the Integration Test Register bit assignments.
**Figure 13-9 Integration Test Register-ITATBCTR0 bit assignments**

Table 13-10 describes the fields of the Integration Test Register bit assignments.

<table>
<thead>
<tr>
<th>Bits</th>
<th>Field</th>
<th>Function</th>
</tr>
</thead>
<tbody>
<tr>
<td>[31:1]</td>
<td>-</td>
<td>Reserved</td>
</tr>
<tr>
<td>[0]</td>
<td>ATVALID1, ATVALID2</td>
<td>This bit reads or sets the value of ATVALIDS1 OR-ed with ATVALIDS2.</td>
</tr>
</tbody>
</table>
13.3 **Serial wire output connection**

The Cortex-M3 TPIU provides a serial wire output mode, which requires a single external pin. There are three options which are available for the connection of this pin:

- A dedicated pin can be used for TRACESWO
- SWO shared with TRACEPORT
- SWO Shared with JTAG-TDO on page 13-18.

13.3.1 **A dedicated pin can be used for TRACESWO**

This is the simplest option, but it requires an extra package pin. Figure 13-10 shows the dedicated pin option.

![Figure 13-10  Dedicated pin used for TRACESWO](image)

13.3.2 **SWO shared with TRACEPORT**

A pin can be shared between TRACEDATA[0] and TRACESWO. Because only one of these two pins can be in use at any one time, there is no loss of functionality using this option, and this is the preferred option when a dedicated trace port is present on the package.

To implement this option, the SWOACTIVE output from Cortex-M3 TPIU is used to control the multiplexor. Figure 13-11 on page 13-18 shows the SWO shared with TRACEPORT option.
13.3.3 SWO Shared with JTAG-TDO

For minimal pin count, it is possible to overlay JTAG debug and SWO on the same package pin. This approach is only recommended where there is no provision for a conventional trace port, or for use with more complex system-level debug configuration controls.

If this option is chosen, the Instrumentation Trace is not accessible while the debug port is being used in a JTAG configuration. Serial wire debug and SWO can be used together at the same time.

In order to implement this option, the JTAGNSW output from SWJ-DP is used to control the multiplexor. Figure 13-12 shows the SWO shared with JTAG-TDO option.
Chapter 14
Bus Interface

This chapter describes the processor bus interface. It contains the following sections:
- About bus interfaces on page 14-2
- AMBA 3 compliance on page 14-3
- ICode bus interface on page 14-4
- DCode bus interface on page 14-6
- System interface on page 14-7
- Unifying the code buses on page 14-9
- External private peripheral interface on page 14-10
- Access alignment on page 14-11
- Unaligned accesses that cross regions on page 14-12
- Bit-band accesses on page 14-13
- Write buffer on page 14-14
- Memory attributes on page 14-15
- AHB timing characteristics on page 14-16.
14.1 About bus interfaces

The processor contains four bus interfaces:

- The ICode memory interface. Instruction fetches from Code memory space (0x00000000 - 0x1FFFFFFF) are performed over this 32-bit Advanced High-performance Bus (AHB)-Lite bus. For more information, see ICode bus interface on page 14-4.

- The DCode memory interface. Data and debug accesses to Code memory space (0x00000000 - 0x1FFFFFFF) are performed over this 32-bit AHB-Lite bus. For more information, see DCode bus interface on page 14-6.

- The System interface. Instruction fetches, and data and debug accesses, to System space (0x20000000 - 0x0FFFFFFF, 0xE0100000 - 0xFFFFFFFF) are performed over this 32-bit AHB-Lite bus. For more information, see System interface on page 14-7.

- The External Private Peripheral Bus (PPB). Data and debug accesses to External PPB space (0xE0040000 - 0xE00FFFFF) are performed over this 32-bit Advanced Peripheral Bus (APB) (AMBA v2.0) bus. The Trace Port Interface Unit (TPIU) and vendor specific peripherals are on this bus. For more information, see External private peripheral interface on page 14-10.

Note

The processor contains an internal PPB for accesses to the Nested Vectored Interrupt Controller (NVIC), Data Watchpoint and Trace (DWT), Instrumentation Trace Macrocell (ITM), Flash Patch and Breakpoint (FPB), and Memory Protection Unit (MPU).
14.2 AMBA 3 compliance

The processor matches the AMBA 3 specification except for maintaining control information during waited transfers. AMBA 3 AHB-Lite Protocol states that when the slave is requesting wait states the master must not change the transfer type, except for the following cases:

- IDLE transfer - the master is permitted to change the transfer type from IDLE to NONSEQ.
- BUSY transfer, fixed length burst - the master is permitted to change the transfer type from BUSY to SEQ.
- BUSY transfer, undefined length burst - the master is permitted to change from BUSY to any other transfer type.

The processor does not match the above definition as it may change the access type from SEQ or NONSEQ to IDLE during a waited transfer. In effect this cancels the outstanding transfer which has not yet occurred due to the previous access being wait-stated and awaiting completion. This allows the processor to have a lower interrupt latency and higher performance in wait-stated systems.

———Note ————

Logic can be implemented external to Cortex-M3 if necessary to achieve total compliance, but this is only needed if peripherals require the control information to be maintained through a waited transfer. One way of implementing this is to mask the control information, such as HTRANS, whilst HREADY is low.
14.3 ICode bus interface

The ICode interface is a 32-bit AHB-Lite bus interface. Instruction fetches and vector fetches from Code memory space (0x00000000 - 0x1FFFFFFF) are performed over this bus.

Only the CM3Core instruction fetch bus can access the ICode interface, enabling optimal code fetch performance. All fetches are word wide. The number of instructions fetched per word depends on the code running and the alignment of the code in memory. Table 14-1 describes this.

--- Note ---

It is strongly recommended that any external arbitration between the I-Code and D-Code AHB bus interfaces ensures that D-Code has a higher priority than I-Code.

### Table 14-1 Instruction fetches

<table>
<thead>
<tr>
<th></th>
<th></th>
<th></th>
</tr>
</thead>
<tbody>
<tr>
<td>Thumb[15:0]</td>
<td>Thumb[15:0]</td>
<td>All Thumb instructions are halfword aligned in memory, so two Thumb instructions are fetched at a time. For sequential code, an instruction fetch is performed every second cycle. Instruction fetches can be performed on back-to-back cycles if there is an interrupt or a branch.</td>
</tr>
<tr>
<td>Thumb-2[31:16]</td>
<td>Thumb-2[15:0]</td>
<td>If Thumb-2 code is word-aligned in memory, then a complete Thumb-2 instruction is fetched each cycle.</td>
</tr>
<tr>
<td>Thumb-2[15:0]</td>
<td>Thumb-2[31:16]</td>
<td>If Thumb-2 code is halfword aligned, then the first 32-bit fetch only returns the first halfword of the Thumb-2 instruction. A second fetch must be performed to fetch the second halfword. This scenario creates a wait cycle (a cycle where CM3Core is not able to execute an instruction) depending on the instruction in play. The additional cycle of latency only occurs for the first halfword aligned Thumb-2 instruction fetch. CM3Core contains a 3-entry fetch buffer, and so the upper halfword of halfword aligned Thumb-2 instructions exist in the fetch buffer for subsequent sequential Thumb-2 instructions.</td>
</tr>
</tbody>
</table>

All ICode instruction fetches are marked as cacheable and non-bufferable, **HPROT[3:2] = 2'b10**, and as allocate and non-shareable, **MEMATTRI = 2'b01**. These attributes are hard wired. If an MPU is fitted, the MPU region attributes are ignored for the ICode bus.

**HPROT[0]** indicates what is being fetched:
- 0 - instruction fetch
• 1 - vector fetch.

All ICode transactions are performed as non-sequentials.

14.3.1 Branch status signal

A branch status signal, BRCHSTAT, is exported on the Embedded Trace Macrocell (ETM) interface that indicates if there are any branches in the pipeline. A prefetcher, for example, can use this to prevent prefetching if a branch is about to be fetched. For more information about the branch status signal, see Chapter 16 Embedded Trace Macrocell Interface.
14.4 DCode bus interface

The DCode interface is a 32-bit AHB-Lite bus. Data and debug accesses to Code memory space (0x00000000 - 0x1FFFFFFF) are performed over this bus. Core data accesses have a higher priority than debug accesses. This means that debug accesses are waited until core accesses have completed when there are simultaneous core and debug access to this bus.

Control logic in this interface converts unaligned data and debug accesses into two or three (depending on the size and alignment of the unaligned access) aligned accesses. This stalls any subsequent data or debug access until the unaligned access has completed.

See Access alignment on page 14-11 for a description of unaligned accesses.

Note It is strongly recommended that any external arbitration between the I-Code and D-Code AHB bus interfaces ensures that D-Code has a higher priority than I-Code.

14.4.1 Exclusives

The DCode bus supports exclusive accesses. This is carried out using two sideband signals, EXREQD and EXRESPD. For more information, see DCode interface on page A-8.

14.4.2 Memory attributes

All DCode memory accesses are marked as cacheable and non-bufferable, HPROTD[3:2] = 2'b10, and as allocate and non-shareable, MEMATTRD = 2'b01.

These attributes are hard wired. If an MPU is fitted, the MPU region attributes are ignored for the DCode bus.
14.5 System interface

The system interface is a 32-bit AHB-Lite bus. Instruction and vector fetches, and data and debug accesses to the System memory space, 0x20000000 - 0xFFFFFFF, 0xE0100000 - 0xFFFFFFFF, are performed over this bus.

For simultaneous accesses to this bus, the arbitration order in decreasing priority is:
- data accesses
- instruction and vector fetches
- debug.

The System bus interface contains control logic to handle unaligned accesses, FPB remapped accesses, bit-band accesses, and pipelined instruction fetches.

14.5.1 Unaligned accesses

Unaligned data and debug accesses are converted into two or three aligned accesses, depending on the size and alignment of the unaligned access. This stalls any subsequent accesses until the unaligned access has completed. For a description of unaligned accesses, see Access alignment on page 14-11.

14.5.2 Bit-band accesses

Accesses to the bit-band alias region are converted into accesses to the bit-band region. Bit-band writes take two cycles, they are converted into read-modify-write operations, and so bit-band write accesses stall any subsequent accesses until the bit-band access has completed. For a description of bit-band accesses, see Bit-band accesses on page 14-13.

14.5.3 Flash Patch remapping

Accesses to the Code memory space that are remapped to System memory space incur a cycle penalty to be remapped. This stalls any subsequent accesses until the Flash Patch access has completed. See FPB on page 11-6 for a description of Flash Patch.

14.5.4 Exclusives

The System bus supports exclusive accesses. This is carried out using two sideband signals, EXREQS and EXRESPS. For more information, see System bus interface on page A-9.
14.5.5 Memory attributes

The processor exports memory attributes on the System bus by using a sideband bus called MEMATTRS. For more information, see Memory attributes on page 14-15.

14.5.6 Pipelined instruction fetches

To provide a clean timing interface on the System bus, instruction and vector fetch requests to this bus are registered. This results in an additional cycle of latency because instructions fetched from the System bus take two cycles. This also means that back-to-back instruction fetches from the System bus are not possible.

——— Note ————
Instruction fetch requests to the ICode bus are not registered. Performance critical code must run from the ICode interface.

———underline———
14.6 Unifying the code buses

For some systems you might want to combine the processor core’s ICode and DCode buses into a single, unified Code bus. To support this for high-speed operation, the processor has the DNOTITRANS input which suppresses the HTRANSI line when HTRANSD becomes active. With DNOTITRANS asserted, if HTRANSI and HTRANSD are to be active simultaneously in corresponding single-cycle address phases, then only HTRANSD is asserted. The ICode transaction is waited internal to the processor. In other words, the external ICode bus is forced into an idle state. The two HTRANS signals are therefore guaranteed never to be simultaneously active, which permits the bus multiplexer to be a very simple device.

——— Note ————

DNOTITRANS is a static input that must be tied high to enforce this behavior.

———

The external ICode/DCode bus multiplexer can be integrated into a Cortex-M3 system as shown in Figure 14-1.

![Figure 14-1 ICode/DCode multiplexer](image-url)
14.7 External private peripheral interface

The external private peripheral interface is an APB (AMBA v2.0) bus. Data and debug accesses to the External Peripheral memory space (0xE0040000 - 0xE00FFFFF) are performed over this bus. Wait states are not supported on this bus. The TPIU and any vendor specific components populate this bus. Core data accesses have higher priority than debug accesses, so debug accesses are waited until core accesses have completed when there are simultaneous core and debug access to this bus. Only the address bits necessary to decode the External PPB space are supported on this interface. These address bits are bits [19:2] of PADDR.

PADDR31 is driven as a sideband signal on this bus. When the signal is HIGH, it indicates that the AHB-AP debug is the requesting master. When the signal is LOW, it indicates that the core is the requesting master.

Unaligned accesses to this bus are architecturally Unpredictable and are not supported. The processor drives out the original HADDR[1:0] request from the core and does not convert the request into multiple aligned accesses.
14.8 Access alignment

The processor supports unaligned data accesses using the ARMv6 model. The DCode and System bus interfaces contain logic that converts unaligned accesses to aligned accesses.

The unaligned data accesses are described in Table 14-2. The table shows the unaligned access in the first column, with the remaining columns showing what the access is converted into. Depending on the size and alignment of the unaligned access, it is converted into two or three aligned accesses.

<table>
<thead>
<tr>
<th>Unaligned access</th>
<th>Aligned access</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td>Cycle 1</td>
</tr>
<tr>
<td>Halfword 00</td>
<td>Halfword 00</td>
</tr>
<tr>
<td>Halfword 01</td>
<td>Byte 01</td>
</tr>
<tr>
<td>Halfword 10</td>
<td>Halfword 10</td>
</tr>
<tr>
<td>Halfword 11</td>
<td>Byte 11</td>
</tr>
<tr>
<td>Word 00</td>
<td>Word 00</td>
</tr>
<tr>
<td>Word 01</td>
<td>Byte 01</td>
</tr>
<tr>
<td>Word 10</td>
<td>Halfword 10</td>
</tr>
<tr>
<td>Word 11</td>
<td>Byte 11</td>
</tr>
</tbody>
</table>

--- Note ---

Unaligned accesses that cross into the bit-band alias region are not treated as bit-band requests, and the access is not remapped to the bit-band region. Instead, they are treated as a halfword or byte access to the bit-band alias region.
14.9 Unaligned accesses that cross regions

The CM3Core supports ARMv6 unaligned accesses, and performs all accesses as single, unaligned accesses. They are converted into two or more aligned accesses by the DCode and System bus interfaces.

——— Note ————
All Cortex-M3 external accesses are aligned.
———

Unaligned support is only available for load/store singles (LDR, STR). Load/store double already supports word aligned accesses, but does not permit other unaligned accesses, and generates a fault if this is attempted.

Unaligned accesses that cross memory map boundaries are architecturally Unpredictable. The processor behavior is boundary dependent, as follows:

- **DCode accesses wrap within the region.** For example, an unaligned halfword access to the last byte of Code space (0x1FFFFFFF) is converted by the DCode interface into a byte access to 0x1FFFFFFF followed by a byte access to 0x00000000.

- **System accesses that cross into PPB space do not wrap within System space.** For example, an unaligned halfword access to the last byte of System space (0xE0000000) is converted by the System interface into a byte access to 0xE0000000 followed by a byte access to 0xE0000000. 0xE0000000 is not a valid address on the System bus.

- **System accesses that cross into Code space do not wrap within System space.** For example, an unaligned halfword access to the last byte of System space (0xFFFFF000) is converted by the System interface into a byte access to 0xFFFFF000 followed by a byte access to 0x00000000. 0x00000000 is not a valid address on the System bus.

- Unaligned accesses are not supported to PPB space, and so there are no boundary crossing cases for PPB accesses.

Unaligned accesses that cross into the bit-band alias regions are also architecturally Unpredictable. The processor performs the access to the bit-band alias address, but this does not result in a bit-band operation. For example, an unaligned halfword access to 0x21FFFFFF is performed as a byte access to 0x21FFFFFF followed by a byte access to 0x22000000 (the first byte of the bit-band alias).

Unaligned loads that match against a literal comparator in the FPB are not remapped. FPB only remaps aligned addresses.
14.10 Bit-band accesses

The System bus interface contains logic that controls bit-band accesses as follows:

- It remaps bit-band alias addresses to the bit-band region.
- For reads, it extracts the requested bit from the read byte, and returns this in the Least Significant Bit (LSB) of the read data returned to the core.
- For writes, it converts the write to an atomic read-modify-write operation.

For more information about bit-banding, see Bit-banding on page 4-5.

——— Note ————
- The CM3Core does not stall during bit-band operations unless it attempts to access the System bus while the bit-band operation is being carried out.
- Big endian accesses to the bit-band alias region must be byte-sized. Otherwise, the accesses are Unpredictable.

———
14.11 Write buffer

To prevent bus wait cycles from stalling the processor during data stores, buffered stores to the DCode and System buses go through a one-entry write buffer. If the write buffer is full, subsequent accesses to the bus stall until the write buffer has drained. The write buffer is only used if the bus waits the data phase of the buffered store, otherwise the transaction completes on the bus.

DMB and DSB instructions wait for the write buffer to drain before completing. If an interrupt comes in while DMB/DSB is waiting for the write buffer to drain, the opcode after the DMB/DSB is returned to on the completion of the interrupt. This is because interrupt processing is a memory barrier operation.
14.12 Memory attributes

The processor exports memory attributes on the System bus by the addition of a sideband bus, MEMATTR.

Table 14-3 shows the relationship between MEMATTR[0] and HPROT[3:2].

<table>
<thead>
<tr>
<th></th>
<th></th>
<th></th>
<th></th>
</tr>
</thead>
<tbody>
<tr>
<td>0</td>
<td>0</td>
<td>0</td>
<td>Strongly ordered</td>
</tr>
<tr>
<td>0</td>
<td>0</td>
<td>1</td>
<td>Device</td>
</tr>
<tr>
<td>0</td>
<td>1</td>
<td>0</td>
<td>L1 cacheable, L2 not cacheable</td>
</tr>
<tr>
<td>1</td>
<td>0</td>
<td>0</td>
<td>Invalid</td>
</tr>
<tr>
<td>1</td>
<td>0</td>
<td>1</td>
<td>Invalid</td>
</tr>
<tr>
<td>1</td>
<td>1</td>
<td>0</td>
<td>Cache WT, allocate on read</td>
</tr>
<tr>
<td>0</td>
<td>1</td>
<td>1</td>
<td>Cache WB, allocate on read and write</td>
</tr>
<tr>
<td>1</td>
<td>1</td>
<td>1</td>
<td>Cache WB, allocate on read</td>
</tr>
</tbody>
</table>
14.13 AHB timing characteristics

The processor does not contain memories within the macrocell. To achieve high system performance, and to give the implementor complete flexibility in their memory architecture, memory requests from the processor are presented directly to the AHB interfaces unregistered.

Because of this, the Cortex-M3 AHB outputs are valid approximately 50% into the cycle, and the AHB inputs have a setup requirement of approximately 50% of the clock period.

Table 14-4 describes the timing characteristics of each of the interfaces.

<table>
<thead>
<tr>
<th>Interface</th>
<th>Timing characteristics</th>
</tr>
</thead>
<tbody>
<tr>
<td>ICODE</td>
<td>Instruction address and control signals are generated from the ALU, and as a result are valid approximately 50% into the clock cycle. Read data (HRDATAI) and read response (HRESPI) are presented directly to the processor and have approximately 50% of clock period setup.</td>
</tr>
<tr>
<td>DCODE</td>
<td>Core data and debug requests are presented over this bus. Both data and debug requests are presented relatively early in the cycle, and they are generated from registers with a small amount of combinatorial logic after the register. Requests on this bus have more slack than those presented on the ICODE bus. Write data (HWDATAD) is presented directly from the ALU and is valid approximately 50% into the clock cycle. Read data (HRDATAD) and read response (HRESPD) are presented directly to the processor and have approximately 50% of clock period setup.</td>
</tr>
<tr>
<td>SYSTEM</td>
<td>Instruction fetches from this bus are pipelined, as described in Pipelined instruction fetches on page 14-8, and data and debug requests to this bus are presented early in the cycle, so requests on this bus have more slack than those presented on the ICODE bus. Write data (HWDATAS) is presented directly from the ALU and is valid approximately 50% into the clock cycle. Read data (HRDATAS) and read response (HRESPS) are presented directly to the processor and have approximately 50% of clock period setup.</td>
</tr>
<tr>
<td>PPB</td>
<td>Data and debug requests to this bus are presented early in the cycle, so requests on this bus have more slack than those presented on the ICODE bus. Write data (PWDATA) is presented directly from the ALU and is valid approximately 50% into the clock cycle. Read data (PRDATA) is presented directly to the processor and has approximately 50% of clock period setup.</td>
</tr>
</tbody>
</table>
Chapter 15
Embedded Trace Macrocell

This chapter describes the Embedded Trace Macrocell (ETM). It contains the following sections:

- About the ETM on page 15-2
- Data tracing on page 15-7
- ETM resources on page 15-8
- Trace output on page 15-11
- ETM architecture on page 15-12
- ETM programmer’s model on page 15-16.
15.1 About the ETM

The ETM is an optional debug component that enables reconstruction of program execution. The ETM is designed as a high-speed, low-power debug tool that only supports instruction trace. This ensures that area is minimized, and that gate count is reduced.

15.1.1 ETM block diagram

Figure 15-1 on page 15-3 shows a block diagram of the ETM, and shows how the ETM interfaces to the Trace Port Interface Unit (TPIU).
15.1.2 ETM inputs and outputs

This section describes the ETM inputs and outputs:

- ETM core interface. See Table 15-1 on page 15-4.
- Miscellaneous configuration inputs. See Table 15-2 on page 15-4.
- Trace port signals. See Table 15-2 on page 15-4.
- Other signals. See Table 15-4 on page 15-5.
• Clocks and resets. See Table 15-5 on page 15-6.
• Advanced Peripheral Bus (APB) interface signals. See Table 15-6 on page 15-6.

Table 15-1 ETM core interface inputs and outputs

<table>
<thead>
<tr>
<th>Name</th>
<th>Description</th>
<th>Qualified by</th>
<th>Direction</th>
</tr>
</thead>
<tbody>
<tr>
<td>ETMIA[31:1]</td>
<td>Core instruction address bus.</td>
<td></td>
<td>ETMIVALID Input</td>
</tr>
<tr>
<td>ETMIVALID</td>
<td>Current instruction data represents an instruction.</td>
<td>-</td>
<td>Input</td>
</tr>
<tr>
<td>ETMDVALID</td>
<td>Current instruction data represents an instruction.</td>
<td>-</td>
<td>Input</td>
</tr>
<tr>
<td>ETMCCFAIL</td>
<td>Instruction failed its condition code.</td>
<td>ETMIVALID</td>
<td>Input</td>
</tr>
<tr>
<td>ETMIBRANCH</td>
<td>Instruction is a branch target.</td>
<td>ETMIVALID</td>
<td>Input</td>
</tr>
<tr>
<td>ETMIINDBR</td>
<td>Instruction is an indirect branch target.</td>
<td>ETMIBRANCH</td>
<td>Input</td>
</tr>
<tr>
<td>ETMIFlush</td>
<td>PC modified before next instruction.</td>
<td>-</td>
<td>Input</td>
</tr>
<tr>
<td>ETMSTALL</td>
<td>Indicates that the last instruction signalled by the core has not yet entered execute.</td>
<td>-</td>
<td>Input</td>
</tr>
<tr>
<td>DWTMATCH [3:0]</td>
<td>Indicates that the Data Watchpoint and Trace (DWT) trigger units have matched the conditions currently present on the address, data and control buses.</td>
<td>-</td>
<td>Input</td>
</tr>
<tr>
<td>DWTNOTD[3:0]</td>
<td>Indicates that the DWT trigger units are performing comparisons on PC value (set) or data address (clear).</td>
<td>-</td>
<td>Input</td>
</tr>
</tbody>
</table>

Table 15-2 Miscellaneous configuration inputs

<table>
<thead>
<tr>
<th>Name</th>
<th>Description</th>
<th>Direction</th>
<th>Clock domain</th>
</tr>
</thead>
<tbody>
<tr>
<td>NIDEN</td>
<td>Non invasive debug enable</td>
<td>Input</td>
<td>HCLK</td>
</tr>
<tr>
<td>EXTIN[1:0]</td>
<td>External input resource</td>
<td>Input</td>
<td>HCLK</td>
</tr>
</tbody>
</table>
One of the EXTIN inputs to the ETM could be driven from the LOCKUP output from the core to enable trace capture to stop, or trigger if a lockup condition occurs. The EXTIN inputs are not synchronized in the ETM. If they are not driven from the ETM clock, then you must synchronize them outside the ETM.

---

### Table 15-2 Miscellaneous configuration inputs (continued)

<table>
<thead>
<tr>
<th>Name</th>
<th>Description</th>
<th>Direction</th>
<th>Clock domain</th>
</tr>
</thead>
<tbody>
<tr>
<td>MAXEXTIN[1:0]</td>
<td>Maximum supported external inputs</td>
<td>Input</td>
<td>HCLK</td>
</tr>
<tr>
<td>CGBYPASS</td>
<td>Bypass architectural clock gating cell</td>
<td>Input</td>
<td>CLK</td>
</tr>
<tr>
<td>FIFOFULLEN</td>
<td>Enable ETMFIFOFULL</td>
<td>Input</td>
<td>CLK</td>
</tr>
</tbody>
</table>

---

### Table 15-3 Trace port signals

<table>
<thead>
<tr>
<th>Name</th>
<th>Description</th>
<th>Direction</th>
<th>Clock domain</th>
</tr>
</thead>
<tbody>
<tr>
<td>ATDATAM[7:0]</td>
<td>Eight-bit trace data</td>
<td>Output</td>
<td>HCLK</td>
</tr>
<tr>
<td>ATVALIDM</td>
<td>ATDATA is valid</td>
<td>Output</td>
<td>HCLK</td>
</tr>
<tr>
<td>ATIDM[6:0]</td>
<td>Trace Source ID</td>
<td>Output</td>
<td>HCLK</td>
</tr>
<tr>
<td>ATREADYM</td>
<td>Indicates that the Trace Port is able to accept the Data on ATDATA</td>
<td>Input</td>
<td>HCLK</td>
</tr>
<tr>
<td>AFREADYM</td>
<td>Indicates that the ETM FIFO is empty</td>
<td>Output</td>
<td>HCLK</td>
</tr>
</tbody>
</table>

---

### Table 15-4 Other signals

<table>
<thead>
<tr>
<th>Name</th>
<th>Description</th>
<th>Direction</th>
<th>Clock domain</th>
</tr>
</thead>
<tbody>
<tr>
<td>FIFOPEEK[9:0]</td>
<td>For validation purposes only</td>
<td>Output</td>
<td>HCLK</td>
</tr>
<tr>
<td>ETMPWRUP</td>
<td>Indicates that the ETM is powered up</td>
<td>Output</td>
<td>HCLK</td>
</tr>
<tr>
<td>ETMTRIGOUT</td>
<td>Trigger occurred status signal</td>
<td>Output</td>
<td>HCLK</td>
</tr>
<tr>
<td>ETMDBGRQ</td>
<td>Debug request to core</td>
<td>Output</td>
<td>HCLK</td>
</tr>
<tr>
<td>ETMEN</td>
<td>ETM traceport enabled</td>
<td>Output</td>
<td>HCLK</td>
</tr>
</tbody>
</table>
### Table 15-5 Clocks and resets

<table>
<thead>
<tr>
<th>Name</th>
<th>Description</th>
<th>Direction</th>
</tr>
</thead>
<tbody>
<tr>
<td>HCLK</td>
<td>Clock for ETM logic which should be connected to the same FCLK as Cortex-M3.</td>
<td>Input</td>
</tr>
<tr>
<td>HRESETn</td>
<td>Power on reset for the HCLK domain. Must not be the same as core HCLK reset</td>
<td>Input</td>
</tr>
<tr>
<td></td>
<td>(SYSRESETn).</td>
<td></td>
</tr>
</tbody>
</table>

### Table 15-6 APB interface signals

<table>
<thead>
<tr>
<th>Name</th>
<th>Description</th>
<th>Direction</th>
<th>Clock domain</th>
</tr>
</thead>
<tbody>
<tr>
<td>PSEL</td>
<td>APB device select</td>
<td>Input</td>
<td>CLK</td>
</tr>
<tr>
<td>PENABLE</td>
<td>APB control signal</td>
<td>Input</td>
<td>CLK</td>
</tr>
<tr>
<td>PADDR[11:2]</td>
<td>APB Address Bus</td>
<td>Input</td>
<td>CLK</td>
</tr>
<tr>
<td>PWRITE</td>
<td>APB Transfer direction (!Read/Write)</td>
<td>Input</td>
<td>CLK</td>
</tr>
<tr>
<td>PWDATA[31:0]</td>
<td>APB Write Data Bus</td>
<td>Input</td>
<td>CLK</td>
</tr>
<tr>
<td>PRDATA[31:0]</td>
<td>APB Read Data Bus</td>
<td>Output</td>
<td>CLK</td>
</tr>
</tbody>
</table>
15.2 Data tracing

The Cortex-M3 system can perform low-bandwidth data tracing using the Data Watchpoint and Trace (DWT) and Instruction Trace Macrocell (ITM) components. To enable support of instruction trace with a low pin-count, data trace is not included in the ETM. This considerably reduces gate count for the ETM, because the triggering resources are simplified.

When the ETM is implemented in the processor, the two trace sources, ITM and ETM, both feed into the TPIU, where they are combined and usually output over the trace port. DWT is able to provide either focused data trace, or global data trace, subject to FIFO overflow issues. The TPIU is optimized for the requirements of a single core Cortex-M3 system.
15.3 ETM resources

Because the ETM does not generate data trace information, the lower bandwidth reduces the requirement for complex triggering capabilities. This means that the ETM does not include the following:

- internal comparators
- counters
- sequencers.

Table 15-7 lists the Cortex-M3 resources.

<table>
<thead>
<tr>
<th>Feature</th>
<th>Present on Cortex-M3 ETM</th>
</tr>
</thead>
<tbody>
<tr>
<td>Architecture version</td>
<td>ETMv3.4</td>
</tr>
<tr>
<td>Address comparator pairs</td>
<td>0</td>
</tr>
<tr>
<td>Data comparators</td>
<td>0</td>
</tr>
<tr>
<td>Context ID comparators</td>
<td>0</td>
</tr>
<tr>
<td>MMDs</td>
<td>0</td>
</tr>
<tr>
<td>Counters</td>
<td>0</td>
</tr>
<tr>
<td>Sequencer</td>
<td>No</td>
</tr>
<tr>
<td>Start/stop block</td>
<td>Yes</td>
</tr>
<tr>
<td>Embedded ICE comparators</td>
<td>4</td>
</tr>
<tr>
<td>External inputs</td>
<td>2</td>
</tr>
<tr>
<td>External outputs</td>
<td>0</td>
</tr>
<tr>
<td>Extended external inputs</td>
<td>0</td>
</tr>
<tr>
<td>Extended external input selectors</td>
<td>0</td>
</tr>
<tr>
<td>FIFOFULL</td>
<td>Yes</td>
</tr>
<tr>
<td>FIFOFULL level setting</td>
<td>Yes</td>
</tr>
<tr>
<td>Branch broadcasting</td>
<td>Yes</td>
</tr>
<tr>
<td>ASIC Control Register</td>
<td>No</td>
</tr>
<tr>
<td>Data suppression</td>
<td>No</td>
</tr>
</tbody>
</table>
15.3.1 Periodic synchronization

The ETM uses a fixed synchronization packet generation frequency of every 1024 bytes of trace.

15.3.2 Data and instruction address compare resources

The DWT provides four address comparators on the data bus that provide debug functionality. Within the DWT unit, it is possible to specify the functions triggered by a match, and one of these functions is to generate an ETM match input. These inputs are presented to the ETM as Embedded In Circuit Emulator (ICE) comparator inputs.

A single DWT resource can trigger an ETM event and also generate instrumentation trace directly from the same event.

<table>
<thead>
<tr>
<th>Feature</th>
<th>Present on Cortex-M3 ETM</th>
</tr>
</thead>
<tbody>
<tr>
<td>Software access to registers</td>
<td>Yes</td>
</tr>
<tr>
<td>Readable registers</td>
<td>Yes</td>
</tr>
<tr>
<td>FIFO size</td>
<td>24 bytes</td>
</tr>
<tr>
<td>Minimum port size</td>
<td>8 bytes</td>
</tr>
<tr>
<td>Maximum port size</td>
<td>8 bytes</td>
</tr>
<tr>
<td>Normal port mode</td>
<td>-</td>
</tr>
<tr>
<td>Normal half-rate clocking/1:1</td>
<td>Yes - asynchronous</td>
</tr>
<tr>
<td>Demux port mode</td>
<td>-</td>
</tr>
<tr>
<td>Demux half-rate clocking/1:2</td>
<td>No</td>
</tr>
<tr>
<td>Mux port mode/2:1</td>
<td>No</td>
</tr>
<tr>
<td>1:4 port mode</td>
<td>No</td>
</tr>
<tr>
<td>Dynamic port mode (including stalling)</td>
<td>No. Supported by asynchronous port mode.</td>
</tr>
<tr>
<td>CPRT data</td>
<td>No</td>
</tr>
<tr>
<td>Load PC first</td>
<td>No</td>
</tr>
<tr>
<td>Fetch comparisons</td>
<td>No</td>
</tr>
<tr>
<td>Load data traced</td>
<td>No</td>
</tr>
</tbody>
</table>
You can also individually configure the four DWT comparators to compare with the execute PC to permit the ETM access to a PC compare resource. These inputs are presented to the ETM as Embedded ICE comparator inputs.

--- **Note** ---

Using a DWT comparator as a PC comparator reduces the number of available data address comparisons.

---

See *DWT* on page 11-13 for more information about the DWT unit.

**External inputs**

Two external inputs, `ETMEXTIN[1:0]`, enable additional on-chip IP to generate trigger/enable signals for the ETM.

**Start/stop block**

The start/stop block controls start/stop behavior by using the embedded ICE inputs to the ETM. The DWT controls these inputs.

### 15.3.3 FIFO functionality

The FIFO size is 24 bytes.

A FIFOFULL output is provided to enable the core to be stalled when the FIFO reaches a specific depth. Although stalling the core in a typical application is unlikely to be acceptable, it provides a mechanism for enabling 100% trace that could be compared with the partial trace obtained for a non-stalled run.
15.4 Trace output

The ETM outputs data 8 bits at a time, at the core clock speed. It does not support different trace port sizes and trace port modes. The TPIU exports trace output off chip. This output is compatible with the AMBA Trace Bus (ATB) protocol.

Because AFVALID functionality is not supported, the trace port cannot flush data from the ETM FIFO. However, with an 8-bit ATB port the FIFO always drains, which makes AFVALID unnecessary.

The Cortex-M3 system is equipped with an optimized TPIU that is designed for use with the ETM and ITM. This TPIU does not support additional trace sources. However, you can add additional trace sources if the TPIU has been replaced with a more complex version, and more trace infrastructure.

——— Note ————
A trace ID register and output are provided for systems that use multiple trace sources.

——— ———— ————

The TPIU uses the formatted trace output protocol. This means that there is no requirement for an extra pin for TRACECTL signal.

Trace output from the ETM is synchronous to the core clock. There is an asynchronous FIFO in the trace port interface. If you want to integrate the ETM into a multi-core system, you might have to use an asynchronous ATB bridge.
15.5 ETM architecture

The ETM is an instruction only ETM that implements ARM ETM architecture v3.4. It is based on the ARM ETM Architecture Specification. For full details, see the ARM Embedded Trace Macrocell Architecture Specification.

All Thumb-2 instructions are traced as a single instruction. Instructions following an IT instruction are traced as normal conditional instructions. The decompressor does not have to refer to the IT instruction.

15.5.1 Restartable instructions

The ARMv7-M architecture can restart LSM instructions that are interrupted by an exception. The ETM traces an instruction that has been interrupted by an exception by indicating that it has been cancelled. On return from the exception, the ETM traces the same instruction again, regardless of the instruction being restarted or resumed.

15.5.2 Exception return

The ETM explicitly indicates return from an exception in the trace stream. This is because exception return functionality is encoded in a data-dependent manner, and an exception return behaves differently from a simple branch.

The packet encoding indicates a return from an exception. Figure 15-2 shows this.

```
7 6 5 4 3 2 1 0
0 1 1 1 0 1 1 0
```

**Figure 15-2 Return from exception packet encoding**

If a new, higher priority exception pre-empts the stack pop, the branch to the exception handler must indicate that the last instruction was cancelled. This indicates that the return from exception packet was cancelled, but the return from exception instruction was not cancelled. If the return from exception packet is present, then this means that the previous instruction did complete.

15.5.3 Exception tracing

To trace exceptions, an optional field is added to a branch packet. This extra field specifies the exception information. A normal branch packet is encoded in 1-5 bytes of trace data, while the exception branch is as follows:

- 2-5 bytes of address
- 1-2 bytes of exception.

The exception mapping is designed to enable the most frequent exceptions to be encoded within one byte. The ETM exception tracing mapping is described in Table 15-8.

<table>
<thead>
<tr>
<th>Number of bytes</th>
<th>Exception</th>
<th>ETMINTNUM</th>
<th>Traced value</th>
</tr>
</thead>
<tbody>
<tr>
<td>1 byte exception</td>
<td>None</td>
<td>-</td>
<td>0</td>
</tr>
<tr>
<td>1 byte exception</td>
<td>IRQ1</td>
<td>17</td>
<td>1</td>
</tr>
<tr>
<td>1 byte exception</td>
<td>IRQ2</td>
<td>18</td>
<td>2</td>
</tr>
<tr>
<td>1 byte exception</td>
<td>IRQ3</td>
<td>19</td>
<td>3</td>
</tr>
<tr>
<td>1 byte exception</td>
<td>IRQ4</td>
<td>20</td>
<td>4</td>
</tr>
<tr>
<td>1 byte exception</td>
<td>IRQ5</td>
<td>21</td>
<td>5</td>
</tr>
<tr>
<td>1 byte exception</td>
<td>IRQ6</td>
<td>22</td>
<td>6</td>
</tr>
<tr>
<td>1 byte exception</td>
<td>IRQ7</td>
<td>23</td>
<td>7</td>
</tr>
<tr>
<td>1 byte exception</td>
<td>IRQ0</td>
<td>16</td>
<td>8</td>
</tr>
<tr>
<td>1 byte exception</td>
<td>Usage Fault</td>
<td>6</td>
<td>9</td>
</tr>
<tr>
<td>1 byte exception</td>
<td>NMI</td>
<td>2</td>
<td>10</td>
</tr>
<tr>
<td>1 byte exception</td>
<td>SVC</td>
<td>11</td>
<td>11</td>
</tr>
<tr>
<td>1 byte exception</td>
<td>DebugMon</td>
<td>12</td>
<td>12</td>
</tr>
<tr>
<td>1 byte exception</td>
<td>MemManage</td>
<td>4</td>
<td>13</td>
</tr>
<tr>
<td>1 byte exception</td>
<td>PendSV</td>
<td>14</td>
<td>14</td>
</tr>
<tr>
<td>1 byte exception</td>
<td>SysTick</td>
<td>15</td>
<td>15</td>
</tr>
<tr>
<td>2 bytes exception</td>
<td>Reserved</td>
<td>8</td>
<td>16</td>
</tr>
<tr>
<td>2 bytes exception</td>
<td>Reset</td>
<td>0</td>
<td>17</td>
</tr>
<tr>
<td>2 bytes exception</td>
<td>Reserved</td>
<td>10</td>
<td>18</td>
</tr>
<tr>
<td>2 bytes exception</td>
<td>HardFault</td>
<td>3</td>
<td>19</td>
</tr>
<tr>
<td>2 bytes exception</td>
<td>Reserved</td>
<td>9</td>
<td>20</td>
</tr>
<tr>
<td>2 bytes exception</td>
<td>BusFault</td>
<td>5</td>
<td>21</td>
</tr>
</tbody>
</table>
Table 15-8 Exception tracing mapping (continued)

<table>
<thead>
<tr>
<th>Number of bytes</th>
<th>Exception</th>
<th>ETMINTNUM</th>
<th>Traced value</th>
</tr>
</thead>
<tbody>
<tr>
<td>2 bytes exception</td>
<td>Reserved</td>
<td>7</td>
<td>22</td>
</tr>
<tr>
<td>2 bytes exception</td>
<td>Reserved</td>
<td>13</td>
<td>23</td>
</tr>
<tr>
<td>2 bytes exception</td>
<td>IRQ8</td>
<td>24</td>
<td>24</td>
</tr>
<tr>
<td>2 bytes exception</td>
<td>IRQ9</td>
<td>25</td>
<td>25</td>
</tr>
<tr>
<td>2 bytes exception</td>
<td>IRQ10</td>
<td>26</td>
<td>26</td>
</tr>
<tr>
<td>...</td>
<td>...</td>
<td>...</td>
<td>...</td>
</tr>
<tr>
<td>2 bytes exception</td>
<td>IRQ239</td>
<td>512</td>
<td>512</td>
</tr>
</tbody>
</table>

Figure 15-3 shows the full branch with exception packet.

```
<table>
<thead>
<tr>
<th></th>
<th>7</th>
<th>6</th>
<th>5</th>
<th>4</th>
<th>3</th>
<th>2</th>
<th>1</th>
<th>0</th>
</tr>
</thead>
<tbody>
<tr>
<td>C</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td>1</td>
</tr>
<tr>
<td>C</td>
<td>E/</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>Addr[13]</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>C</td>
<td>E/</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>Addr[20]</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>C</td>
<td>E/</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>Addr[27]</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>C</td>
<td>E</td>
<td>0</td>
<td>1</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>Addr[31:28]</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>C</td>
<td>T2EE</td>
<td>Canc</td>
<td>Excp[3:0]</td>
<td>NS</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>C</td>
<td>0</td>
<td>SBZ</td>
<td>Excp[8:4]</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>
```

Figure 15-3 Exception encoding for branch packet
The final address byte uses bits [7:6] set to 0b01 to indicate the end of the address field. Exception data follows this field. Exception byte 0 sets bit [7] to 1 if a second exception byte follows. If there is no exception present, and only address bits [6:1] change, then a single byte is used. If an exception is present, then at least two bytes signal the address.

When turning off trace immediately before entry to an exception handler, the ETM remains enabled until the exception is taken. This enables it to trace the branch address, exception type and resume information.
15.6 ETM programmer’s model

The ETM programmer’s model is described in detail in the *ARM Embedded Trace Macrocell Architecture Specification*. This section defines the implementation-specific features of the ETM programmer’s model.

15.6.1 Advanced Peripheral Bus interface

The ETM contains an APB slave interface that can read and write to the ETM registers. This interface is synchronous to the processor clock. The core and the external debug interface can access it through the Serial Wire Debug Port/JTAG Debug Port (SW-DP/JTAG-DP).

15.6.2 List of ETM registers

The ETM registers are listed in Table 15-9. For full details, see the *ARM Embedded Trace Macrocell Architecture Specification*.

<table>
<thead>
<tr>
<th>Name</th>
<th>Type</th>
<th>Address</th>
<th>Present</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>ETM Control</td>
<td>Read/write</td>
<td>0xE0041000</td>
<td>Yes</td>
<td>For a description, see page 15-19.</td>
</tr>
<tr>
<td>Configuration Code</td>
<td>Read only</td>
<td>0xE0041004</td>
<td>Yes</td>
<td>For a description, see page 15-19.</td>
</tr>
<tr>
<td>Trigger event</td>
<td>Write only</td>
<td>0xE0041008</td>
<td>Yes</td>
<td>Defines the event that controls the trigger.</td>
</tr>
<tr>
<td>ASIC Control</td>
<td>-</td>
<td>0xE004100C</td>
<td>No</td>
<td>-</td>
</tr>
<tr>
<td>ETM Status</td>
<td>Read only or Read/write</td>
<td>0xE0041010</td>
<td>Yes</td>
<td>Provides information on the current status of the trace and trigger logic.</td>
</tr>
<tr>
<td>System Configuration</td>
<td>Read only</td>
<td>0xE0041014</td>
<td>Yes</td>
<td>For a description, see page 15-19.</td>
</tr>
<tr>
<td>TraceEnable</td>
<td>-</td>
<td>0xE0041018, 0xE004101C</td>
<td>No</td>
<td>-</td>
</tr>
<tr>
<td>TraceEnable Event</td>
<td>Write only</td>
<td>0xE0041020</td>
<td>Yes</td>
<td>Describes the TraceEnable enabling event.</td>
</tr>
<tr>
<td>TraceEnable Control 1</td>
<td>Write only</td>
<td>0xE0041024</td>
<td>Yes</td>
<td>For a description, see page 15-20.</td>
</tr>
<tr>
<td>FIFOFULL Region</td>
<td>Write only</td>
<td>0xE0041028</td>
<td>No</td>
<td>-</td>
</tr>
</tbody>
</table>
### Table 15-9 ETM registers (continued)

<table>
<thead>
<tr>
<th>Name</th>
<th>Type</th>
<th>Address</th>
<th>Present</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>FIFOFULL Level</td>
<td>Write only or Read/write</td>
<td>0xE004102C</td>
<td>Yes</td>
<td>Holds the level below which the FIFO is considered full.</td>
</tr>
<tr>
<td>ViewData</td>
<td>-</td>
<td>0xE0041030-0xE004103C</td>
<td>No</td>
<td>-</td>
</tr>
<tr>
<td>Address Comparators</td>
<td>-</td>
<td>0xE0041040-0xE004113C</td>
<td>No</td>
<td>-</td>
</tr>
<tr>
<td>Counters</td>
<td>-</td>
<td>0xE0041140-0xE004157C</td>
<td>No</td>
<td>-</td>
</tr>
<tr>
<td>Sequencer</td>
<td>-</td>
<td>0xE0041180-0xE0041194, 0xE0041198</td>
<td>No</td>
<td>-</td>
</tr>
<tr>
<td>External Outputs</td>
<td>-</td>
<td>0xE00411A0-0xE00411AC</td>
<td>No</td>
<td>-</td>
</tr>
<tr>
<td>CID Comparators</td>
<td>-</td>
<td>0xE00411B0-0xE00411BC</td>
<td>No</td>
<td>-</td>
</tr>
<tr>
<td>Implementation specific</td>
<td>-</td>
<td>0xE00411C0-0xE00411DC</td>
<td>No</td>
<td>All RAZ. Ignore writes.</td>
</tr>
<tr>
<td>Synchronization Frequency</td>
<td>Read only</td>
<td>0xE00411E0</td>
<td>Yes</td>
<td>Reads as 0x00000400.</td>
</tr>
<tr>
<td>ETM ID</td>
<td>Read only</td>
<td>0xE00411E4</td>
<td>Yes</td>
<td>For a description, see page 15-20.</td>
</tr>
<tr>
<td>Configuration Code Extension</td>
<td>Read only</td>
<td>0xE00411E8</td>
<td>Yes</td>
<td>For a description, see page 15-20.</td>
</tr>
<tr>
<td>Extended External Input Selector</td>
<td>-</td>
<td>0xE00411EC</td>
<td>No</td>
<td>No extended external inputs implemented.</td>
</tr>
<tr>
<td>TraceEnable Start/Stop Embedded ICE</td>
<td>Read/write</td>
<td>0xE00411F0</td>
<td>Yes</td>
<td>Bits [19:16] configure E-ICE inputs to use as stop resources. Bits [3:0] configure E-ICE inputs to use as start resources.</td>
</tr>
<tr>
<td>Embedded ICE Behavior Control</td>
<td>-</td>
<td>0xE00411F4</td>
<td>No</td>
<td>Embedded ICE inputs use the default behavior.</td>
</tr>
<tr>
<td>CoreSight Trace ID</td>
<td>Read/write</td>
<td>0xE0041200</td>
<td>Yes</td>
<td>Implemented as normal.</td>
</tr>
<tr>
<td>OS Save/Restore</td>
<td>-</td>
<td>0xE0041304-0xE0041308</td>
<td>No</td>
<td>OS Save/Restore not implemented. RAZ, ignore writes.</td>
</tr>
<tr>
<td>Name</td>
<td>Type</td>
<td>Address</td>
<td>Present</td>
<td>Description</td>
</tr>
<tr>
<td>---------------------------</td>
<td>----------</td>
<td>------------------</td>
<td>---------</td>
<td>-----------------------------------------------------------------------------</td>
</tr>
<tr>
<td>Power Down Status Register</td>
<td>Read only</td>
<td>0xE0041314</td>
<td>Yes</td>
<td>For a description, see page 15-20.</td>
</tr>
<tr>
<td>ITMISCIN</td>
<td>Read only</td>
<td>0xE0041EE0</td>
<td>Yes</td>
<td>Sets [1:0] to EXTIN[1:0], [4] to COREHALT.</td>
</tr>
<tr>
<td>ITTRIGOUT</td>
<td>Write only</td>
<td>0xE0041EE8</td>
<td>Yes</td>
<td>Sets [0] to TRIGGER.</td>
</tr>
<tr>
<td>ITATBCTR2</td>
<td>Read only</td>
<td>0xE0041EF0</td>
<td>Yes</td>
<td>Sets [0] to ATREADY.</td>
</tr>
<tr>
<td>ITATBCTR0</td>
<td>Write only</td>
<td>0xE0041EF8</td>
<td>Yes</td>
<td>Sets [0] to ATVALID.</td>
</tr>
<tr>
<td>Integration Mode Control</td>
<td>Read/write</td>
<td>0xE0041F00</td>
<td>Yes</td>
<td>Implemented as normal.</td>
</tr>
<tr>
<td>Claim Tag</td>
<td>Read/write</td>
<td>0xE0041FA0-0xE0041FA4</td>
<td>Yes</td>
<td>Implements the 4-bit claim tag.</td>
</tr>
<tr>
<td>Lock Access</td>
<td>Write only</td>
<td>0xE0041FB0-0xE0041FB4</td>
<td>Yes</td>
<td>Implemented as normal.</td>
</tr>
<tr>
<td>Authentication Status</td>
<td>Read only</td>
<td>0xE0041FB8</td>
<td>Yes</td>
<td>Implemented as normal.</td>
</tr>
<tr>
<td>Device Type</td>
<td>Read only</td>
<td>0xE0041FCC</td>
<td>Yes</td>
<td>Reset value: 0x13.</td>
</tr>
<tr>
<td>Peripheral ID 4</td>
<td>Read only</td>
<td>0xE0041FD0</td>
<td>Yes</td>
<td>0x04</td>
</tr>
<tr>
<td>Peripheral ID 5</td>
<td>Read only</td>
<td>0xE0041FD4</td>
<td>Yes</td>
<td>0x00</td>
</tr>
<tr>
<td>Peripheral ID 6</td>
<td>Read only</td>
<td>0xE0041FD8</td>
<td>Yes</td>
<td>0x00</td>
</tr>
<tr>
<td>Peripheral ID 7</td>
<td>Read only</td>
<td>0xE0041FDC</td>
<td>Yes</td>
<td>0x00</td>
</tr>
<tr>
<td>Peripheral ID 0</td>
<td>Read only</td>
<td>0xE0041FE0</td>
<td>Yes</td>
<td>0x24</td>
</tr>
<tr>
<td>Peripheral ID 1</td>
<td>Read only</td>
<td>0xE0041FE4</td>
<td>Yes</td>
<td>0x89</td>
</tr>
<tr>
<td>Peripheral ID 2</td>
<td>Read only</td>
<td>0xE0041FE8</td>
<td>Yes</td>
<td>0x18</td>
</tr>
<tr>
<td>Peripheral ID 3</td>
<td>Read only</td>
<td>0xE0041FEC</td>
<td>Yes</td>
<td>0x00</td>
</tr>
<tr>
<td>Component ID 0</td>
<td>Read only</td>
<td>0xE0041FF0</td>
<td>Yes</td>
<td>0x00</td>
</tr>
<tr>
<td>Component ID 1</td>
<td>Read only</td>
<td>0xE0041FF4</td>
<td>Yes</td>
<td>0x90</td>
</tr>
<tr>
<td>Component ID 2</td>
<td>Read only</td>
<td>0xE0041FF8</td>
<td>Yes</td>
<td>0x05</td>
</tr>
<tr>
<td>Component ID 3</td>
<td>Read only</td>
<td>0xE0041FFC</td>
<td>Yes</td>
<td>0x81</td>
</tr>
</tbody>
</table>
15.6.3 Description of ETM registers

An additional description of some of the ETM registers is given in the following sections. See the ARM Embedded Trace Macrocell Architecture Specification for more information.

ETM Control Register

The ETM Control Register controls general operation of the ETM, such as whether tracing is enabled.

Reset value: 0x00002411

Implemented bits: [21], [17:16], [13], [11:4], [0]

All other bits RAZ, ignore writes.

Configuration Code Register

The ETM Configuration Code Register enables the debugger to read the implementation-specific configuration of the ETM.

Reset value: 0x8C800000

Bits [22:20] are fixed at 0 and not supplied by the ASIC. Bits [18:17] are supplied by the MAXEXTIN[1:0] input bus, and read the lower value of MAXEXTIN and the number 2 (the number of EXTINs). This indicates:

- software accesses supported
- trace start/stop block present
- no CID comparators
- FIFOFULL logic is present
- no external outputs
- 0-2 external inputs (controlled by MAXEXTIN)
- no sequencer
- no counters
- no MMDs
- no data comparators
- no address comparator pairs.

System Configuration Register

The System Configuration Register shows the ETM features supported by the ASIC.

Reset value: 0x00020D09
Bits [11:10] are implemented as normal. Bits [9], [2:0] are fixed as 4'b0001.

**TraceEnable Control 1 Register**

The TraceEnable Control 1 Register is one of the registers that configures TraceEnable. Only bit [25] is implemented. It controls the start/stop resource controls tracing.

**ETM ID Register**

The ETM ID Register holds the ETM architecture variant, and precisely defines the programmer’s model for the ETM.

Reset value: 0x4114F241

This indicates:
- ARM implementor
- special branch encoding, affects bits [7:6] of each byte
- Thumb-2 supported
- core family is found elsewhere
- ETMv3.4
- implementation revision 1.

**Configuration Code Extension Register**

The Configuration Code Extension Register holds additional bits for ETM configuration code. It describes the extended external inputs.

Reset value: 0x00018800

This register indicates:
- start/stop block uses embedded *In Circuit Emulator* (ICE) inputs
- four embedded ICE inputs
- no data comparisons supported
- all registers are readable
- no extended external input supported.

**Power Down Status Register**

The *Power Down Status Register* (PDSR) indicates whether the ETM is powered up or not.

Reset value: 0x00000001
Only bit [0] is implemented. It indicates whether the ETM debug power domain is powered up or not:

- 0 = ETM debug power domain not powered up
- 1 = ETM debug power domain powered up.

——— Note ————

If the ETM is not powered up, the ETM registers are not accessible.
Chapter 16
Embedded Trace Macrocell Interface

This chapter describes the *Embedded Trace Macrocell* (ETM) interface. It contains the following sections:

- *About the ETM interface* on page 16-2
- *CPU ETM interface port descriptions* on page 16-3
- *Branch status interface* on page 16-6.
16.1 About the ETM interface

The ETM interface enables simple connection of an ETM to the processor. It provides a channel for instruction trace to the ETM.
16.2 CPU ETM interface port descriptions

The processor has a port that enables the ETM to determine the instruction execution sequence. These port descriptions are described in Table 16-1.

<table>
<thead>
<tr>
<th>Port name</th>
<th>Direction</th>
<th>Qualified by</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>ETMIVALID</td>
<td>Output</td>
<td>No qualifier</td>
<td>Instruction in execute is valid. Marks that an opcode has entered the first cycle of execute.</td>
</tr>
<tr>
<td>ETMIBRANCH</td>
<td>Output</td>
<td>ETMIVALID</td>
<td>Opcode is a branch target. Marks that current code is the destination of a Program Counter (PC) modifying event (branch, interrupt processing).</td>
</tr>
<tr>
<td>ETMIINDBR</td>
<td>Output</td>
<td>ETMIBRANCH</td>
<td>Opcode branch target is indirect. Marks that the current opcode is a branch target whose destination the PC contents cannot deduce. For example, LSU, register move, or interrupt processing.</td>
</tr>
<tr>
<td>ETMDVALID</td>
<td>Output</td>
<td>No qualifier</td>
<td>Signals that the current data address as seen by the Data Watchpoint and Trace (DWT) is valid on this cycle.</td>
</tr>
<tr>
<td>ETMICCFAIL</td>
<td>Output</td>
<td>ETMIVALID</td>
<td>Opcode condition code fail or pass. Marks if the current opcode has failed or passed its conditional execution check. An opcode is conditionally executed if it is a conditional branch, or for all other opcode found in an IT block.</td>
</tr>
</tbody>
</table>
| ETMINTSTAT[2:0] | Output    | No qualifier | Interrupt status. Marks the interrupt status of the current cycle:  
000 no status  
001 interrupt entry  
010 interrupt exit  
011 interrupt return  
100 - Vector fetch and stack push. ETMINTSTAT  
Entry/Return is asserted in the first cycle of the new interrupt context. Exit occurs without ETMIVALID. |
| ETMINTNUM[8:0] | Output    | ETMINTSTAT   | Interrupt number. Marks the interrupt number of the current execution context. |
Table 16-1 ETM interface ports (continued)

<table>
<thead>
<tr>
<th>Port name</th>
<th>Direction</th>
<th>Qualified by</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>ETMIA[31:1]</td>
<td>Output</td>
<td>No qualifier</td>
<td>Instruction address. Indicates the current fetch address of the opcode in execution, or of the last opcode executed. You can determine the context by examining: <strong>ETMIVALID</strong> <strong>HALTED</strong> <strong>SLEEPING</strong>. The ETM examines this net when <strong>ETMIVALID</strong> is asserted. The DWT examines this net for PC samples and bus watching.</td>
</tr>
<tr>
<td>ETMFOLD</td>
<td>Output</td>
<td><strong>ETMIVALID</strong></td>
<td>Opcode fold. Indicates that an IT opcode has been folded in this cycle. PC advances past the current (16-bit) opcode and the IT instruction (16 bits). This affects the ETMIA.</td>
</tr>
<tr>
<td>ETMFLUSH</td>
<td>Output</td>
<td>No qualifier</td>
<td>Flush marker of PC event. A PC modifying opcode has executed or an interrupt push/pop has started. The ETM can use this control to complete outstanding packets in preparation for an <strong>ETMIBRANCH</strong> event.</td>
</tr>
<tr>
<td>ETMFINDBR</td>
<td>Output</td>
<td><strong>ETMFLUSH</strong></td>
<td>Flush is indirect. Marks that the PC cannot deduce the flush hint destination.</td>
</tr>
<tr>
<td>ETMCANCEL</td>
<td>Output</td>
<td>No qualifier</td>
<td>Current opcode in execute has been cancelled. Opcodes that are interrupted restart or continue on return to this execution context. These include: LDR/STR LDRD/STRD LDM/STM U/SMULL MLA U/SDIV MSR CPSID</td>
</tr>
</tbody>
</table>
Table 16-1 ETM interface ports (continued)

<table>
<thead>
<tr>
<th>Port name</th>
<th>Direction</th>
<th>Qualified by</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>ETMISTALL</td>
<td>Output</td>
<td>No qualifier</td>
<td>Indicates that the last instruction signalled by the core has not yet entered execute. If ETMICANCEL is asserted with ETMISTALL, it indicates that the stalled instruction did not execute, and the previous instruction was cancelled.</td>
</tr>
<tr>
<td>ETMTRIGGER[3:0]</td>
<td>Output</td>
<td>No qualifier</td>
<td>Output trigger from DWT. One bit for each of the four DWT comparators.</td>
</tr>
<tr>
<td>ETMTRIGINOTD[3:0]</td>
<td>Output</td>
<td>No qualifier</td>
<td>Output indicates if the ETM is triggered on an instruction or data match.</td>
</tr>
</tbody>
</table>
16.3 Branch status interface

The branch status signal, BRCHSTAT, gives fetch time information about the opcode in decode and the next execute. Decode time branches implicitly have a fetch cycle associated with them, so BRCHSTAT is only incident with the memory transaction in question. Execute time branches might have multicycle BRCHSTAT, which is dependent on the stall of the preceding opcode in execute. Table 16-2 describes the signal function.

### Table 16-2 Branch status signal function

<table>
<thead>
<tr>
<th>Name</th>
<th>Direction</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>BRCHSTAT</td>
<td>Output</td>
<td>0000 = No hint&lt;br&gt;0001 = Conditional branch backwards in decode&lt;sup&gt;a&lt;/sup&gt;&lt;br&gt;0010 = Conditional branch in decode&lt;sup&gt;b&lt;/sup&gt;&lt;br&gt;0011 = Conditional branch in execute&lt;sup&gt;c&lt;/sup&gt;&lt;br&gt;0100 = Unconditional branch in decode&lt;sup&gt;d&lt;/sup&gt;&lt;br&gt;0101 = Unconditional branch in execute&lt;sup&gt;e&lt;/sup&gt;&lt;br&gt;0110 = Reserved&lt;br&gt;0111 = Reserved&lt;br&gt;1000 = Conditional branch in decode taken, cycle after IHTRANS of b0001 or b0010&lt;sup&gt;f&lt;/sup&gt;</td>
</tr>
</tbody>
</table>

<sup>a</sup> T1B1 backwards or T2B0 backwards, not in IT block.
<sup>b</sup> T1B1 forwards or T2B0 forwards, not in IT block. T1B1 or T2B0 in IT block. T1B2 or T1MOV LR or T2BLX LR in IT block.
<sup>c</sup> T1CBZ, T1BLX !LR in IT block. T1MOV !LR in IT block.
<sup>d</sup> T1B2 or T2BL or T1MOV LR or T2BLX LR not in IT block.
<sup>e</sup> T1BLX !LR not in IT block. T1MOV !LR not in IT block.
<sup>f</sup> Asserted only in the cycle after b0001 and b0010.

---

**Note**

- T1B1 and T2B0 are conditional branches
- T1B2 and T2BL are unconditional branches
- T1CBZ is a compare zero and branch.

---

**Note**

- The encoding b1000 is only asserted in the cycle after conditional decode branches if the branch is taken. This is a registered output, so could be used to drive a mux of addresses in the memory controller.
- The ALU register based branches and LSU PC modifying opcodes fall under b0101, except in IT blocks where they fall under b0011.
• Multicycle LSU in the b0101 encoding suppresses fetches during execute.
• Execute encodings are present for the multicycle duration of the decode.

Figure 16-1 and Figure 16-2 show a conditional branch backwards not taken and taken. The branch occurs speculatively in the decode phase of the opcode. The branch target is a halfword unaligned 16-bit opcode.

Note

HADDRICore and HTRANSICore are the address and transaction request signals from the processor, and not the signals on the external Cortex-M3 interface.

Figure 16-3 on page 16-8 and Figure 16-4 on page 16-8 show a conditional branch forwards not taken and taken. The branch occurs speculatively in the decode phase of the opcode. The branch target is a halfword unaligned 16-bit opcode.
Figure 16-3 Conditional branch forwards not taken

Figure 16-4 Conditional branch forwards taken

Figure 16-5 Unconditional branch without pipeline stalls

Figure 16-6 on page 16-9 show an unconditional branch in this cycle, during the execute phase of the preceding opcode without and with pipeline stalls. The branch occurs in the decode phase of the opcode. The branch target is an aligned 32-bit opcode.
Figure 16-6 Unconditional branch with pipeline stalls

Figure 16-7 and Figure 16-8 show an unconditional branch in the next opcode. The branch occurs in the execute phase of the opcode. The branch target is an aligned and unaligned 32-bit ALU opcode.

Figure 16-7 Unconditional branch in execute aligned

Figure 16-8 Unconditional branch in execute unaligned
Table 16-3 shows an example of an opcode sequence.

<table>
<thead>
<tr>
<th>Execute cycle</th>
<th>Fetch address</th>
<th>Opcode</th>
</tr>
</thead>
<tbody>
<tr>
<td>1</td>
<td>0x1020</td>
<td>ADD r1,#1</td>
</tr>
<tr>
<td>2</td>
<td>0x1022</td>
<td>LDR r3,[r4]</td>
</tr>
<tr>
<td>3</td>
<td>0x1024</td>
<td>ADD r2,#3</td>
</tr>
<tr>
<td>4</td>
<td>0x1026</td>
<td>CMP r3,r2</td>
</tr>
<tr>
<td>5</td>
<td>0x1028</td>
<td>BEQ = Target1</td>
</tr>
<tr>
<td>6</td>
<td>0x1040</td>
<td>CMP r1,r2</td>
</tr>
<tr>
<td>7</td>
<td>0x1042</td>
<td>ITE // folded</td>
</tr>
<tr>
<td>8</td>
<td>0x1044</td>
<td>LDR r3,[r4,r1]</td>
</tr>
<tr>
<td>9</td>
<td>0x1046</td>
<td>LDR r3,[r4,r2] // not taken</td>
</tr>
<tr>
<td>10</td>
<td>0x1048</td>
<td>ADD r6,r3</td>
</tr>
<tr>
<td>11</td>
<td>0x104A</td>
<td>NOP // folded</td>
</tr>
<tr>
<td>12</td>
<td>0x104C</td>
<td>BX r14</td>
</tr>
<tr>
<td>13</td>
<td>0x0FC4</td>
<td>CMP</td>
</tr>
<tr>
<td>14</td>
<td>0x0FC6</td>
<td>BEQ = Target2 // not taken</td>
</tr>
<tr>
<td>15</td>
<td>0x0FC8</td>
<td>BX r5</td>
</tr>
</tbody>
</table>

Figure 16-9 on page 16-11 shows the timing sequence for the example opcode sequence in Table 16-3.
Figure 16-9 Example of an opcode sequence
Chapter 17
AHB Trace Macrocell Interface

This chapter describes the Advanced High-performance Bus (AHB) trace macrocell interface. It contains the following sections:

- *About the AHB trace macrocell interface* on page 17-2
- *CPU AHB trace macrocell interface port descriptions* on page 17-3.
17.1 About the AHB trace macrocell interface

The AHB Trace Macrocell (HTM) interface enables a simple connection of the AHB trace macrocell to the processor. It provides a channel for the data trace to the HTM.

To use the HTM interface, the HTM_PORT_ENABLE define must be uncommented in CM3Defs.v before implementation. TRCENA must also be set to 1 before you enable the HTM to enable the HTM port to supply trace data.
## 17.2 CPU AHB trace macrocell interface port descriptions

Table 17-1 list the AHB interface ports.

<table>
<thead>
<tr>
<th>Port name</th>
<th>Direction</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>HTMDHADDR[31:0]</td>
<td>Output</td>
<td>32-bit address.</td>
</tr>
<tr>
<td>HTMDHTRANS[1:0]</td>
<td>Output</td>
<td>Output indicates the type of the current data transfer. Can be IDLE, NONSEQUENTIAL, OR SEQUENTIAL.</td>
</tr>
<tr>
<td>HTMDHSIZE[1:0]</td>
<td>Output</td>
<td>Indicates the size of the access. Can be 8, 16, or 32 bits.</td>
</tr>
<tr>
<td>HTMDHBURST[2:0]</td>
<td>Output</td>
<td>Output indicates if the transfer is part of a burst.</td>
</tr>
<tr>
<td>HTMDHPROT[3:0]</td>
<td>Output</td>
<td>Provides information on the access.</td>
</tr>
<tr>
<td>HTMDHWDATA[31:0]</td>
<td>Output</td>
<td>32-bit write data bus.</td>
</tr>
<tr>
<td>HTMDHWRITE</td>
<td>Output</td>
<td>Write not read.</td>
</tr>
<tr>
<td>HTMDHRDATA[31:0]</td>
<td>Output</td>
<td>Read data bus.</td>
</tr>
<tr>
<td>HTMDHREADY</td>
<td>Output</td>
<td>When HIGH indicates that a transfer has completed on the bus. The signal is driven LOW to extend a transfer.</td>
</tr>
<tr>
<td>HTMDHRESP[1:0]</td>
<td>Output</td>
<td>The transfer response status. OKAY or ERROR.</td>
</tr>
<tr>
<td>HTMDHADDR[31:0]</td>
<td>Output</td>
<td>32-bit address.</td>
</tr>
<tr>
<td>HTMDHTRANS[1:0]</td>
<td>Output</td>
<td>Output indicates the type of the current data transfer. Can be IDLE, NONSEQUENTIAL, OR SEQUENTIAL.</td>
</tr>
</tbody>
</table>
Chapter 18

Instruction Timing

This chapter describes the instruction timings of the processor. It contains the following sections:

• *About instruction timing* on page 18-2
• *Processor instruction timings* on page 18-3
• *Load-store timings* on page 18-7.
18.1 About instruction timing

The timing information in this chapter covers each instruction in addition to interactions between instructions. It also contains information about factors that influence timings.

When looking at timings, it is important to understand the role that the system architecture plays. Every instruction must be fetched and every load/store must go out to the system. These factors are described along with intended system design, and the implications for timing.
### 18.2 Processor instruction timings

Table 18-1 shows the Thumb-2 subset supported in the ARMv7-M architecture. It provides cycle information including annotations to explain how instruction stream interactions affect timing. System effects, such as running code from slower memory, are also considered.

<table>
<thead>
<tr>
<th>Instruction type</th>
<th>Size</th>
<th>Cycles count</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>Data operations</td>
<td>16</td>
<td>1 (+Pa if PC is destination)</td>
<td>ADC, ADD, AND, ASR, BIC, CMN, CMP, CPY, EOR, LSL, LSR, MOV, MUL, MVN, NEG, ORR, ROR, SBC, SUB, TST, REV, REVH, REVSH, SXTB, SXTH, UXTB, and UXTH. MUL is one cycle.</td>
</tr>
<tr>
<td>Branches</td>
<td>16</td>
<td>1+Pa</td>
<td>B&lt;cond&gt;, B, BL, BX, and BLX. No BLX with immediate. If branch taken, pipeline reloads (two cycles are added).</td>
</tr>
<tr>
<td>Load-store Single</td>
<td>16</td>
<td>2b (+Pa if PC is destination)</td>
<td>LDR, LDRB, LDRH, LDRSB, LDRSH, STR, STRB, and STRH, and T variants.</td>
</tr>
<tr>
<td>Load-store Multiple</td>
<td>16</td>
<td>1+Nb (+Pa if PC loaded)</td>
<td>LDMIA, POP, PUSH, and STMIA.</td>
</tr>
<tr>
<td>Exception generating</td>
<td>16</td>
<td>-</td>
<td>BKPT stops in debug if debug enabled, fault if debug disabled. SVC faults to SVCall handler (see ARMv7-M architecture specification for details).</td>
</tr>
<tr>
<td>Data operations with immediate</td>
<td>32</td>
<td>1 (+Pa if PC is destination)</td>
<td>ADC{S}, ADD{S}, CMN, RSB{S}, SBC{S}, SUB{S}, CMP, AND{S}, TST, BIC{S}, EOR{S}, TEQ, ORR{S}, MOV{S}, ORN{S}, and MVN{S}.</td>
</tr>
<tr>
<td>Data operations with large immediate</td>
<td>32</td>
<td>1</td>
<td>MOVW, MOVT, ADDW, and SUBW. MOVW and MOVT have a 16-bit immediate (so can replace literal loads from memory). ADDW and SUBW have a 12-bit immediate (so also can replace many from memory literal loads).</td>
</tr>
<tr>
<td>Bit-field operations</td>
<td>32</td>
<td>1</td>
<td>BFI, BFC, UBFX, and SBFX. These are bitwise operations that enable control of position and size in bits. These both support C/C++ bit fields (in structs) in addition to many compare and some AND/OR assignment expressions.</td>
</tr>
</tbody>
</table>
Table 18-1 Instruction timings (continued)

<table>
<thead>
<tr>
<th>Instruction type</th>
<th>Size</th>
<th>Cycles count</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>Shift operations</td>
<td>32</td>
<td>1</td>
<td>ASR{S}, LSL{S}, LSR{S}, ROR{S}, and RRX{S}.</td>
</tr>
<tr>
<td>Miscellaneous</td>
<td>32</td>
<td>1</td>
<td>REV, REVH, REVSH, RBIT, CLZ, SXTB, SXTH, UXTB, and UXTH. Extension instructions same as corresponding ARM v6 16-bit instructions.</td>
</tr>
<tr>
<td>Table Branch</td>
<td>16</td>
<td>4+Pa</td>
<td>Table branches for switch/case use. These are LDR with shifts and then branch.</td>
</tr>
<tr>
<td>Multiply</td>
<td>32</td>
<td>1 or 2</td>
<td>MUL, MLA, and MLS. MUL is one cycle and MLA and MLS are two cycles.</td>
</tr>
<tr>
<td>Multiply with 64-bit result</td>
<td>32</td>
<td>3-7c</td>
<td>UMULL, SMULL, UMLAL, and SMLAL. Cycle count based on input sizes. That is, ABS(inputs) &lt; 64K terminates early.</td>
</tr>
<tr>
<td>Load-store addressing</td>
<td>32</td>
<td>-</td>
<td>Supports Format PC/-imm12, Rbase+imm12, Rbase+/-imm8, and adjusted register including shifts. T variants used when in Privilege mode.</td>
</tr>
<tr>
<td>Load-store Single</td>
<td>32</td>
<td>2b (+Pa if PC is destination)</td>
<td>LDR, LDRB, LDRSB, LDRH, LDRSH, STR, STRB, and STRH, and T variants. PLD and PLI are both hints and so act as a NOP.</td>
</tr>
<tr>
<td>Load-store Multiple</td>
<td>32</td>
<td>1+Nb (+Pa if PC is loaded)</td>
<td>STM, LDM, LDRD, and STRD.</td>
</tr>
<tr>
<td>Load-store Special</td>
<td>32</td>
<td>1+Nb</td>
<td>LDREX, STREX, LDREXB, LDREXH, STREXB, STREXH, CLREX. These fault if no local monitor (is IMP DEF). LDREXD and STREXD are not included in this profile.</td>
</tr>
<tr>
<td>Branches</td>
<td>32</td>
<td>1+Pa</td>
<td>B, BL, and B&lt;cond&gt;. No BLX (1) because it always changes state. No BXJ.</td>
</tr>
<tr>
<td>System</td>
<td>32</td>
<td>1-2</td>
<td>MSR(2) and MRS(2) replace MSR/MRS but also do more. These access the other stacks and also the status registers. CPSIE/CPSID 32-bit forms are not supported. No RFE or SRS.</td>
</tr>
<tr>
<td>System</td>
<td>16</td>
<td>1-2</td>
<td>CPSIE and CPSID are quick versions of MSR(2) instructions and use the standard Thumb-2 encodings, but only permit use of i and f and not a.</td>
</tr>
<tr>
<td>Extended32</td>
<td>32</td>
<td>1</td>
<td>NOP and YIELD (hinted NOP). No MRS (1), MSR (1), or SUBS (PC return link).</td>
</tr>
</tbody>
</table>
Cycle count information:
- \( P \) = pipeline reload
- \( N \) = count of elements

Table 18-1 Instruction timings (continued)

<table>
<thead>
<tr>
<th>Instruction type</th>
<th>Size</th>
<th>Cycles count</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>Combined Branch</td>
<td>16</td>
<td>1+P&lt;sup&gt;a&lt;/sup&gt;</td>
<td>CBZ.</td>
</tr>
<tr>
<td>Extended</td>
<td>16</td>
<td>0-1&lt;sup&gt;d&lt;/sup&gt;</td>
<td>IT and NOP (includes YIELD).</td>
</tr>
<tr>
<td>Divide</td>
<td>32</td>
<td>2-12&lt;sup&gt;c&lt;/sup&gt;</td>
<td>SDIV and UDIV. 32/32 divides both signed and unsigned with 32-bit quotient result (no remainder, it can be derived by subtraction). This early outs when dividend and divisor are close in size.</td>
</tr>
<tr>
<td>Sleep</td>
<td>32</td>
<td>1+W&lt;sup&gt;f&lt;/sup&gt;</td>
<td>WFI, WFE, and SEV are in the class of hinted NOP instructions that control sleep behavior.</td>
</tr>
<tr>
<td>Barriers</td>
<td>16</td>
<td>1+B&lt;sup&gt;g&lt;/sup&gt;</td>
<td>ISB, DSB, and DMB are barrier instructions that ensure certain actions have taken place before the next instruction is executed.</td>
</tr>
<tr>
<td>Saturation</td>
<td>32</td>
<td>1</td>
<td>SSAT and USAT perform saturation on a register. They perform three tasks. They normalize the value using shift, test for overflow from a selected bit position (the Q value) and set the xPSR Q bit. Saturation refers to the largest unsigned value or the largest/smallest signed value for the size selected.</td>
</tr>
</tbody>
</table>

---

a. Branches take one cycle for instruction and then pipeline reload for target instruction. Non-taken branches are 1 cycle total. Taken branches with an immediate are normally 1 cycle of pipeline reload (2 cycles total). Taken branches with register operand are normally 2 cycles of pipeline reload (3 cycles total). Pipeline reload is longer when branching to unaligned 32-bit instructions in addition to accesses to slower memory. A branch hint is emitted to the code bus that permits a slower system to pre-load. This can reduce the branch target penalty for slower memory, but never less than shown here.
b. Generally, load-store instructions take two cycles for the first access and one cycle for each additional access. Stores with immediate offsets take one cycle.
c. UMULL/SMULL/UMLAL/SMLAL use early termination depending on the size of source values. These are interruptible (abandoned/restarted), with worst case latency of one cycle. MLAL versions take four to seven cycles and MULL versions take three to five cycles. For MLAL, the signed version is one cycle longer than the unsigned.
d. IT instructions can be folded.
e. DIV timings depend on dividend and divisor. DIV is interruptible (abandoned/restarted), with worst case latency of one cycle. When dividend and divisor are similar in size, divide terminates quickly. Minimum time is for cases of divisor larger than dividend and divisor of zero. A divisor of zero returns zero (not a fault), although a debug trap is available to catch this case.
f. Sleep is one cycle for the instruction plus as many sleep cycles as appropriate. WFE only uses one cycle when event has passed. WFI is normally more than one cycle unless an interrupt happens to pend exactly when entering WFI.
g. ISB takes one cycle (acts as branch). DMB and DSB take one cycle unless data is pending in the write buffer or LSU. If an interrupt comes in during a barrier, it is abandoned/restarted.
In general, each instruction takes one cycle (one core clock) to start executing as shown in Table 18-1 on page 18-3. Additional cycles can be taken because of fetch stalls.

- W = sleep wait
- B = barrier clearance.
18.3 Load-store timings

This section describes how best to pair instructions. This achieves more reductions in timing.

- STR Rx,[Ry,#imm] is always one cycle. This is because the address generation is performed in the initial cycle, and the data store is performed at the same time as the next instruction is executing. If the store is to the store buffer, and the store buffer is full, the next instruction is delayed until the store can complete. If the store is not to the store buffer (such as to the Code segment) and that transaction stalls, the impact on timing is only felt if another load or store operation is executed before completion.

- LDR Rx!,[any] is not normally pipelined. That is, base update load is generally at least a two-cycle operation (more if stalled). However, if the next instruction does not require to read from a register, the load is reduced to one cycle. Non register reading instructions include CMP, TST, NOP, and non-taken IT controlled instructions.

- LDR PC,[any] is always a blocking operation. This means minimally two cycles for the load, and three cycles for the pipeline reload. So at least five cycles (more if stalled on the load or the fetch).

- LDR Rx,[PC,#imm] might add a cycle because of contention with the fetch unit.

- TBB and TBH are also blocking operations. These are minimally two cycles for the load, one cycle for the add, and three cycles for the pipeline reload. This means at least six cycles (more if stalled on the load or the fetch).

- LDR any are pipelined when possible. This means that if the next instruction is an LDR or non-base updating STR, and the destination of the first LDR is not used to compute the address for the next instruction, then one cycle is removed from the cost of the next instruction. So, an LDR might be followed by an STR, so that the STR writes out what the LDR loaded. More multiple LDRs can be pipelined together. Some optimized examples:
  - LDR R0,[R1]; LDR R1,[R2] - normally three cycles total
  - LDR R0,[R1,R2]; STR R0,[R3,#20] - normally three cycles total
  - LDR R0,[R1,R2]; STR R1,[R3,R2] - normally three cycles total
  - LDR R0,[R1,R5]; LDR R1,[R2]; LDR R2,[R3,#4] - normally four cycles total.
- STR with register offset cannot be pipelined after. STR can only be pipelined when after an LDR, but nothing can be pipelined after the store. Even a stalled STR normally only take two cycles, because of the store buffer (bit band, data segment, and unaligned).

- LDREX and STREX can be pipelined exactly as LDR. Because STREX is treated more like an LDR, it can be pipelined as explained for LDR. Equally LDREX is treated exactly as an LDR and so can be pipelined.

- LDRD, STRD cannot be pipelined with preceding or following instructions. However, the two words are pipelined together. So, three cycles when not stalled.

- LDM, STM cannot be pipelined with preceding or following instructions. However, all elements after the first are pipelined together. So, a three element LDM takes 2+1+1 or 5 cycles when not stalled. Similarly, an eight element store takes nine cycles when not stalled. When interrupted, LDM and STM instructions continue from where left off when returned to. The continue operation adds one or two cycles to the first element to get started.

- Unaligned Word or Halfword Loads or stores add penalty cycles. A byte aligned halfword load or store adds one extra cycle to perform the operation as two bytes. A halfword aligned word load or store adds one extra cycle to perform the operation as two halfwords. A byte-aligned word load or store adds two extra cycles to perform the operation as a byte, a halfword, and a byte. These numbers increase if the memory stalls. A STR or STRH cannot delay the processor because of the store buffer.
Chapter 19
AC Characteristics

This chapter gives the timing parameters for the processor. It contains the following sections:

- *Processor timing parameters* on page 19-2.
19.1 Processor timing parameters

This section describes the input and output port timing parameters for the processor. The maximum timing parameter or constraint delay for each processor signal applied to the SoC is given as a percentage in Table 19-1 on page 19-3 to Table 19-14 on page 19-10. The input and output delay columns provide the maximum and minimum time as a percentage of the processor clock cycle given to the SoC for that signal.
19.2 Processor timing parameters

19.2.1 Input port timing parameters

Table 19-1 shows the timing parameters for the miscellaneous input ports.

<table>
<thead>
<tr>
<th>Input delay Min.</th>
<th>Input delay Max.</th>
<th>Signal name</th>
</tr>
</thead>
<tbody>
<tr>
<td>Clock uncertainty</td>
<td>10%</td>
<td>PORESETn</td>
</tr>
<tr>
<td>Clock uncertainty</td>
<td>10%</td>
<td>SYSRESETn</td>
</tr>
<tr>
<td>Clock uncertainty</td>
<td>50%</td>
<td>BIGEND</td>
</tr>
<tr>
<td>Clock uncertainty</td>
<td>50%</td>
<td>EDBGRQ</td>
</tr>
<tr>
<td>Clock uncertainty</td>
<td>50%</td>
<td>STCLK</td>
</tr>
<tr>
<td>Clock uncertainty</td>
<td>50%</td>
<td>STCALIB[25:0]</td>
</tr>
<tr>
<td>Clock uncertainty</td>
<td>50%</td>
<td>RXEV</td>
</tr>
<tr>
<td>Clock uncertainty</td>
<td>50%</td>
<td>AUXFAULT[31:0]</td>
</tr>
<tr>
<td>Clock uncertainty</td>
<td>50%</td>
<td>IFLUSH</td>
</tr>
<tr>
<td>Clock uncertainty</td>
<td>50%</td>
<td>PPBLOCK[5:0]</td>
</tr>
</tbody>
</table>

Table 19-2 shows the timing parameters for the interrupt input ports.

<table>
<thead>
<tr>
<th>Input delay Min.</th>
<th>Input delay Max.</th>
<th>Signal name</th>
</tr>
</thead>
<tbody>
<tr>
<td>Clock uncertainty</td>
<td>50%</td>
<td>INTISR[239:0]</td>
</tr>
<tr>
<td>Clock uncertainty</td>
<td>50%</td>
<td>NMI</td>
</tr>
<tr>
<td>Clock uncertainty</td>
<td>20%</td>
<td>VECTADDR[9:0]</td>
</tr>
<tr>
<td>Clock uncertainty</td>
<td>20%</td>
<td>VECTADDREN</td>
</tr>
</tbody>
</table>
Table 19-3 shows the timing parameters for the *Advanced High-performance Bus* (AHB) ports.

<table>
<thead>
<tr>
<th>Input delay Min.</th>
<th>Input delay Max.</th>
<th>Signal name</th>
</tr>
</thead>
<tbody>
<tr>
<td>Clock uncertainty 10%</td>
<td></td>
<td>DNOTITRANS</td>
</tr>
<tr>
<td>Clock uncertainty 50%</td>
<td></td>
<td>HRDATAI[31:0]</td>
</tr>
<tr>
<td>Clock uncertainty 50%</td>
<td></td>
<td>HREADYI</td>
</tr>
<tr>
<td>Clock uncertainty 50%</td>
<td></td>
<td>HRESPI[1:0]</td>
</tr>
<tr>
<td>Clock uncertainty 50%</td>
<td></td>
<td>HRDATAD[31:0]</td>
</tr>
<tr>
<td>Clock uncertainty 50%</td>
<td></td>
<td>HREASPD</td>
</tr>
<tr>
<td>Clock uncertainty 50%</td>
<td></td>
<td>EXRESPD</td>
</tr>
<tr>
<td>Clock uncertainty 50%</td>
<td></td>
<td>HRDATAS[31:0]</td>
</tr>
<tr>
<td>Clock uncertainty 50%</td>
<td></td>
<td>HREADYS</td>
</tr>
<tr>
<td>Clock uncertainty 50%</td>
<td></td>
<td>HRESPS[1:0]</td>
</tr>
<tr>
<td>Clock uncertainty 50%</td>
<td></td>
<td>EXRESPS</td>
</tr>
</tbody>
</table>

Table 19-4 shows the timing parameter for the *Private Peripheral Bus* (PPB) port.

<table>
<thead>
<tr>
<th>Input delay Min.</th>
<th>Input delay Max.</th>
<th>Signal name</th>
</tr>
</thead>
<tbody>
<tr>
<td>Clock uncertainty 50%</td>
<td></td>
<td>PRDATA[31:0]</td>
</tr>
</tbody>
</table>

*AC Characteristics*
Table 19-5 shows the timing parameters for the debug input ports.

<table>
<thead>
<tr>
<th>Input delay Min.</th>
<th>Input delay Max.</th>
<th>Signal name</th>
</tr>
</thead>
<tbody>
<tr>
<td>Clock uncertainty</td>
<td>10%</td>
<td>nTRST</td>
</tr>
<tr>
<td></td>
<td>50%</td>
<td>SWDITMS</td>
</tr>
<tr>
<td></td>
<td>50%</td>
<td>TDI</td>
</tr>
<tr>
<td></td>
<td>50%</td>
<td>DAPRESEtN</td>
</tr>
<tr>
<td></td>
<td>50%</td>
<td>DAPSEL</td>
</tr>
<tr>
<td></td>
<td>50%</td>
<td>DAPEN</td>
</tr>
<tr>
<td></td>
<td>50%</td>
<td>DAPENABLE</td>
</tr>
<tr>
<td></td>
<td>50%</td>
<td>DAPCLKEN</td>
</tr>
<tr>
<td></td>
<td>50%</td>
<td>DAPWRITE</td>
</tr>
<tr>
<td></td>
<td>50%</td>
<td>DAPABORT</td>
</tr>
<tr>
<td></td>
<td>50%</td>
<td>DAPADDR[31:0]</td>
</tr>
<tr>
<td></td>
<td>50%</td>
<td>DAPWDATA[31:0]</td>
</tr>
<tr>
<td></td>
<td>50%</td>
<td>ATREADY</td>
</tr>
</tbody>
</table>

Table 19-6 shows the timing parameters for the test input ports.

<table>
<thead>
<tr>
<th>Input delay Min.</th>
<th>Input delay Max.</th>
<th>Signal name</th>
</tr>
</thead>
<tbody>
<tr>
<td>Clock uncertainty</td>
<td>10%</td>
<td>SE</td>
</tr>
<tr>
<td></td>
<td>10%</td>
<td>SI</td>
</tr>
<tr>
<td></td>
<td>10%</td>
<td>RSTBYPASS</td>
</tr>
<tr>
<td></td>
<td>10%</td>
<td>CGBYPASS</td>
</tr>
<tr>
<td></td>
<td>10%</td>
<td>WSII</td>
</tr>
<tr>
<td></td>
<td>10%</td>
<td>WSOI</td>
</tr>
</tbody>
</table>
Table 19-7 shows the timing parameters for the *Embedded Trace Macrocell* (ETM).

<table>
<thead>
<tr>
<th>Input delay Min.</th>
<th>Input delay Max.</th>
<th>Signal name</th>
</tr>
</thead>
<tbody>
<tr>
<td>Clock uncertainty</td>
<td>30%</td>
<td><strong>ETMPWRUP</strong></td>
</tr>
</tbody>
</table>

Table 19-8 shows the timing parameters for the miscellaneous output ports.

<table>
<thead>
<tr>
<th>Input delay Min.</th>
<th>Input delay Max.</th>
<th>Signal name</th>
</tr>
</thead>
<tbody>
<tr>
<td>Clock uncertainty</td>
<td>50%</td>
<td><strong>LOCKUP</strong></td>
</tr>
<tr>
<td>Clock uncertainty</td>
<td>50%</td>
<td><strong>SLEEPING</strong></td>
</tr>
<tr>
<td>Clock uncertainty</td>
<td>50%</td>
<td><strong>SLEEPDEEP</strong></td>
</tr>
<tr>
<td>Clock uncertainty</td>
<td>50%</td>
<td><strong>SYSRESETREQ</strong></td>
</tr>
<tr>
<td>Clock uncertainty</td>
<td>50%</td>
<td><strong>BRCHSTAT[3:0]</strong></td>
</tr>
<tr>
<td>Clock uncertainty</td>
<td>50%</td>
<td><strong>HALTED</strong></td>
</tr>
<tr>
<td>Clock uncertainty</td>
<td>50%</td>
<td><strong>TXEV</strong></td>
</tr>
<tr>
<td>Clock uncertainty</td>
<td>50%</td>
<td><strong>ATIDITM[6:0]</strong></td>
</tr>
<tr>
<td>Clock uncertainty</td>
<td>50%</td>
<td><strong>CURRPR[7:0]</strong></td>
</tr>
<tr>
<td>Clock uncertainty</td>
<td>70%</td>
<td><strong>TRCENA</strong></td>
</tr>
</tbody>
</table>

Table 19-9 shows the timing parameters for the AHB output ports.

<table>
<thead>
<tr>
<th>Input delay Min.</th>
<th>Input delay Max.</th>
<th>Signal name</th>
</tr>
</thead>
<tbody>
<tr>
<td>Clock uncertainty</td>
<td>50%</td>
<td><strong>HTRANSI[1:0]</strong></td>
</tr>
<tr>
<td>Clock uncertainty</td>
<td>50%</td>
<td><strong>HSIZEI[2:0]</strong></td>
</tr>
<tr>
<td>Clock uncertainty</td>
<td>50%</td>
<td><strong>HPROTI[3:0]</strong></td>
</tr>
<tr>
<td>Clock uncertainty</td>
<td>50%</td>
<td><strong>MEMATTRI[1:0]</strong></td>
</tr>
<tr>
<td>Clock uncertainty</td>
<td>50%</td>
<td><strong>HBURSTI[2:0]</strong></td>
</tr>
</tbody>
</table>
### Table 19-9 AHB output ports timing parameters  (continued)

<table>
<thead>
<tr>
<th>Input delay Min</th>
<th>Input delay Max</th>
<th>Signal name</th>
</tr>
</thead>
<tbody>
<tr>
<td>Clock uncertainty 50%</td>
<td></td>
<td>HADDRI[31:0]</td>
</tr>
<tr>
<td>Clock uncertainty 50%</td>
<td></td>
<td>HMASTERD[1:0]</td>
</tr>
<tr>
<td>Clock uncertainty 50%</td>
<td></td>
<td>HTRANSD[1:0]</td>
</tr>
<tr>
<td>Clock uncertainty 50%</td>
<td></td>
<td>HSIZED[2:0]</td>
</tr>
<tr>
<td>Clock uncertainty 50%</td>
<td></td>
<td>HPROTD[3:0]</td>
</tr>
<tr>
<td>Clock uncertainty 50%</td>
<td></td>
<td>MEMATTRD[1:0]</td>
</tr>
<tr>
<td>Clock uncertainty 50%</td>
<td></td>
<td>EXREQD</td>
</tr>
<tr>
<td>Clock uncertainty 50%</td>
<td></td>
<td>HBURSTD[2:0]</td>
</tr>
<tr>
<td>Clock uncertainty 50%</td>
<td></td>
<td>HADDRD[31:0]</td>
</tr>
<tr>
<td>Clock uncertainty 50%</td>
<td></td>
<td>HWDATAD[31:0]</td>
</tr>
<tr>
<td>Clock uncertainty 50%</td>
<td></td>
<td>HWRITED</td>
</tr>
<tr>
<td>Clock uncertainty 50%</td>
<td></td>
<td>HMASTERS[1:0]</td>
</tr>
<tr>
<td>Clock uncertainty 50%</td>
<td></td>
<td>HTRANS[1:0]</td>
</tr>
<tr>
<td>Clock uncertainty 50%</td>
<td></td>
<td>HSIZES[2:0]</td>
</tr>
<tr>
<td>Clock uncertainty 50%</td>
<td></td>
<td>HPROTS[3:0]</td>
</tr>
<tr>
<td>Clock uncertainty 50%</td>
<td></td>
<td>MEMATTRS[1:0]</td>
</tr>
<tr>
<td>Clock uncertainty 50%</td>
<td></td>
<td>EXREQS</td>
</tr>
<tr>
<td>Clock uncertainty 50%</td>
<td></td>
<td>HBURSTS[2:0]</td>
</tr>
<tr>
<td>Clock uncertainty 50%</td>
<td></td>
<td>HMASTLOCKS</td>
</tr>
<tr>
<td>Clock uncertainty 50%</td>
<td></td>
<td>HADDRS[31:0]</td>
</tr>
<tr>
<td>Clock uncertainty 50%</td>
<td></td>
<td>HWDATAS[31:0]</td>
</tr>
<tr>
<td>Clock uncertainty 50%</td>
<td></td>
<td>HWRITES</td>
</tr>
</tbody>
</table>
Table 19-10 shows the timing parameters for the PPB output ports.

### Table 19-10 PPB output ports timing parameters

<table>
<thead>
<tr>
<th>Input delay Min.</th>
<th>Input delay Max.</th>
<th>Signal name</th>
</tr>
</thead>
<tbody>
<tr>
<td>Clock uncertainty</td>
<td>50%</td>
<td>PADDR31</td>
</tr>
<tr>
<td>Clock uncertainty</td>
<td>50%</td>
<td>PADDR[19:2]</td>
</tr>
<tr>
<td>Clock uncertainty</td>
<td>50%</td>
<td>PSEL</td>
</tr>
<tr>
<td>Clock uncertainty</td>
<td>50%</td>
<td>PENABLE</td>
</tr>
<tr>
<td>Clock uncertainty</td>
<td>50%</td>
<td>PWWRITE</td>
</tr>
<tr>
<td>Clock uncertainty</td>
<td>50%</td>
<td>PWDATA[31:0]</td>
</tr>
</tbody>
</table>

Table 19-11 shows the timing parameters for the debug interface output ports.

### Table 19-11 Debug interface output ports timing parameters

<table>
<thead>
<tr>
<th>Input delay Min.</th>
<th>Input delay Max.</th>
<th>Signal name</th>
</tr>
</thead>
<tbody>
<tr>
<td>Clock uncertainty</td>
<td>50%</td>
<td>SWV</td>
</tr>
<tr>
<td>Clock uncertainty</td>
<td>50%</td>
<td>TRACECLK</td>
</tr>
<tr>
<td>Clock uncertainty</td>
<td>50%</td>
<td>TRACEDATA[3:0]</td>
</tr>
<tr>
<td>Clock uncertainty</td>
<td>50%</td>
<td>TDO</td>
</tr>
<tr>
<td>Clock uncertainty</td>
<td>50%</td>
<td>SWDO</td>
</tr>
<tr>
<td>Clock uncertainty</td>
<td>50%</td>
<td>nTDOEN</td>
</tr>
<tr>
<td>Clock uncertainty</td>
<td>50%</td>
<td>SWDOEN</td>
</tr>
<tr>
<td>Clock uncertainty</td>
<td>50%</td>
<td>DAPREADY</td>
</tr>
<tr>
<td>Clock uncertainty</td>
<td>50%</td>
<td>DAPSLVERR</td>
</tr>
<tr>
<td>Clock uncertainty</td>
<td>50%</td>
<td>DAPRDATA[31:0]</td>
</tr>
<tr>
<td>Clock uncertainty</td>
<td>50%</td>
<td>ATVALID</td>
</tr>
<tr>
<td>Clock uncertainty</td>
<td>50%</td>
<td>AFREADY</td>
</tr>
<tr>
<td>Clock uncertainty</td>
<td>50%</td>
<td>ATDATA[7:0]</td>
</tr>
</tbody>
</table>
Table 19-12 shows the timing parameters for the ETM interface output ports.

<table>
<thead>
<tr>
<th>Input delay Min.</th>
<th>Input delay Max.</th>
<th>Signal name</th>
</tr>
</thead>
<tbody>
<tr>
<td>Clock uncertainty</td>
<td>30%</td>
<td>ETMTRIGGER[3:0]</td>
</tr>
<tr>
<td>Clock uncertainty</td>
<td>30%</td>
<td>ETMTRIGINOTD[3:0]</td>
</tr>
<tr>
<td>Clock uncertainty</td>
<td>30%</td>
<td>ETMIVALID</td>
</tr>
<tr>
<td>Clock uncertainty</td>
<td>30%</td>
<td>ETMDVALID</td>
</tr>
<tr>
<td>Clock uncertainty</td>
<td>30%</td>
<td>ETMFLUSH</td>
</tr>
<tr>
<td>Clock uncertainty</td>
<td>30%</td>
<td>ETMFOLD</td>
</tr>
<tr>
<td>Clock uncertainty</td>
<td>30%</td>
<td>ETMCANCEL</td>
</tr>
<tr>
<td>Clock uncertainty</td>
<td>30%</td>
<td>ETMIA[31:1]</td>
</tr>
<tr>
<td>Clock uncertainty</td>
<td>30%</td>
<td>ETMICCFAIL</td>
</tr>
<tr>
<td>Clock uncertainty</td>
<td>30%</td>
<td>ETMIBRANCH</td>
</tr>
<tr>
<td>Clock uncertainty</td>
<td>30%</td>
<td>ETMIINDBR</td>
</tr>
<tr>
<td>Clock uncertainty</td>
<td>30%</td>
<td>ETMFLUSH</td>
</tr>
<tr>
<td>Clock uncertainty</td>
<td>30%</td>
<td>ETMFINDBR</td>
</tr>
<tr>
<td>Clock uncertainty</td>
<td>30%</td>
<td>ETMINTSTAT[2:0]</td>
</tr>
<tr>
<td>Clock uncertainty</td>
<td>30%</td>
<td>ETMINTNUM[8:0]</td>
</tr>
<tr>
<td>Clock uncertainty</td>
<td>30%</td>
<td>ETMISTALL</td>
</tr>
<tr>
<td>Clock uncertainty</td>
<td>30%</td>
<td>DSYNC</td>
</tr>
</tbody>
</table>

Table 19-13 shows the timing parameters for the *AHB Trace Macrocell* (HTM) interface output ports.

<table>
<thead>
<tr>
<th>Input delay Min.</th>
<th>Input delay Max.</th>
<th>Signal name</th>
</tr>
</thead>
<tbody>
<tr>
<td>Clock uncertainty</td>
<td>50%</td>
<td>HTMDHADDR[31:0]</td>
</tr>
<tr>
<td>Clock uncertainty</td>
<td>50%</td>
<td>HTMDHTRANS[1:0]</td>
</tr>
<tr>
<td>Clock uncertainty</td>
<td>50%</td>
<td>HTMDHSIZE[2:0]</td>
</tr>
</tbody>
</table>
### Table 19-13 HTM interface output ports timing parameters (continued)

<table>
<thead>
<tr>
<th>Input delay Min.</th>
<th>Input delay Max.</th>
<th>Signal name</th>
</tr>
</thead>
<tbody>
<tr>
<td>Clock uncertainty</td>
<td>50%</td>
<td>HTMDHBURST[2:0]</td>
</tr>
<tr>
<td>Clock uncertainty</td>
<td>50%</td>
<td>HTMDHPROT[3:0]</td>
</tr>
<tr>
<td>Clock uncertainty</td>
<td>50%</td>
<td>HTMDHWDATA[31:0]</td>
</tr>
<tr>
<td>Clock uncertainty</td>
<td>50%</td>
<td>HTMDHWRITE</td>
</tr>
<tr>
<td>Clock uncertainty</td>
<td>50%</td>
<td>HTMDHRDATA[31:0]</td>
</tr>
<tr>
<td>Clock uncertainty</td>
<td>50%</td>
<td>HTMDHREADY</td>
</tr>
<tr>
<td>Clock uncertainty</td>
<td>50%</td>
<td>HTMDHRESP[1:0]</td>
</tr>
</tbody>
</table>

Table 19-14 shows the timing parameters for the test output ports.

### Table 19-14 Test output ports timing parameters

<table>
<thead>
<tr>
<th>Input delay Min.</th>
<th>Input delay Max.</th>
<th>Signal name</th>
</tr>
</thead>
<tbody>
<tr>
<td>Clock uncertainty</td>
<td>10%</td>
<td>SO</td>
</tr>
<tr>
<td>Clock uncertainty</td>
<td>10%</td>
<td>WSOO</td>
</tr>
<tr>
<td>Clock uncertainty</td>
<td>10%</td>
<td>WSIO</td>
</tr>
</tbody>
</table>
Appendix A
Signal Descriptions

This appendix lists and describes the processor interface signals. It contains the following sections:

- *Clocks* on page A-2
- *Resets* on page A-3
- *Miscellaneous* on page A-4
- *Interrupt interface* on page A-6
- *ICode interface* on page A-7
- *DCode interface* on page A-8
- *System bus interface* on page A-9
- *Private Peripheral Bus interface* on page A-10
- *ITM interface* on page A-11
- *AHB-AP interface* on page A-12
- *ETM interface* on page A-13
- *AHB Trace Macrocell interface* on page A-15
- *Test interface* on page A-16.
A.1 Clocks

Table A-1 lists the clock signals.

<table>
<thead>
<tr>
<th>Name</th>
<th>Direction</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>HCLK</td>
<td>Input</td>
<td>Main Cortex-M3 clock</td>
</tr>
<tr>
<td>FCLK</td>
<td>Input</td>
<td>Free-running Cortex-M3 clock</td>
</tr>
<tr>
<td>DAPCLK</td>
<td>Input</td>
<td>AHB-AP clock</td>
</tr>
</tbody>
</table>
## A.2 Resets

Table A-2 lists the reset signals.

<table>
<thead>
<tr>
<th>Name</th>
<th>Direction</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>PORESETn</td>
<td>Input</td>
<td>Power-on reset. Resets entire Cortex-M3 system.</td>
</tr>
<tr>
<td>SYSRESETn</td>
<td>Input</td>
<td>System reset. Resets processor, non-debug portion of NVIC, Bus Matrix, and MPU. Debug components are not reset.</td>
</tr>
<tr>
<td>SYSRESETREQ</td>
<td>Output</td>
<td>System reset request.</td>
</tr>
<tr>
<td>DAPRESETn</td>
<td>Input</td>
<td>AHB-AP reset.</td>
</tr>
</tbody>
</table>
A.3 Miscellaneous

Table A-3 lists the leftover signals.

<table>
<thead>
<tr>
<th>Name</th>
<th>Direction</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>LOCKUP</td>
<td>Output</td>
<td>LOCKUP gives immediate indication of seriously errant kernel software. This is the result of the core being locked up due to an unrecoverable exception following the activation of the processor’s built in system state protection hardware. For more information about the ARMv7-M architectural lock up conditions see the ARMv7-M Architecture Reference Manual.</td>
</tr>
<tr>
<td>SLEEPDEEP</td>
<td>Output</td>
<td>Indicates that the Cortex-M3 clock can be stopped.</td>
</tr>
<tr>
<td>SLEEPING</td>
<td>Output</td>
<td>Indicates that the Cortex-M3 clock can be stopped.</td>
</tr>
<tr>
<td>CURRPRI[7:0]</td>
<td>Output</td>
<td>Indicates what priority interrupt (or base boost) is currently used. CURRPRI represents the pre-emption priority, and does not indicate the secondary priority.</td>
</tr>
<tr>
<td>HALTED</td>
<td>Output</td>
<td>In halting debug mode. HALTED remains asserted while the core is in debug.</td>
</tr>
<tr>
<td>TXEV</td>
<td>Output</td>
<td>Event transmitted as a result of SEV instruction. This is a single cycle pulse.</td>
</tr>
<tr>
<td>TRCENA</td>
<td>Output</td>
<td>Trace Enable. This signal reflects the setting of bit [24] of the Debug Exception and Monitor Control Register. This signal gate the clock to the TPIU and ETM blocks to reduce power consumption when trace is disabled.</td>
</tr>
<tr>
<td>BIGEND</td>
<td>Input</td>
<td>Static endian select:</td>
</tr>
<tr>
<td></td>
<td></td>
<td>1 = big-endian</td>
</tr>
<tr>
<td></td>
<td></td>
<td>0 = little-endian</td>
</tr>
<tr>
<td></td>
<td></td>
<td>This signal is sampled at reset, and cannot be changed when reset is inactive.</td>
</tr>
<tr>
<td>EDBGRQ</td>
<td>Input</td>
<td>External debug request.</td>
</tr>
<tr>
<td>PPBLOCK[5:0]</td>
<td>Input</td>
<td>Reserved. Must be tied to 6'b000000.</td>
</tr>
<tr>
<td>STCLK</td>
<td>Input</td>
<td>System Tick Clock.</td>
</tr>
<tr>
<td>STCALIB[25:0]</td>
<td>Input</td>
<td>System Tick Calibration.</td>
</tr>
<tr>
<td>RXEV</td>
<td>Input</td>
<td>Causes a wakeup from a WFE instruction.</td>
</tr>
<tr>
<td>VECTADDR[9:0]</td>
<td>Input</td>
<td>Reserved. Must be tied to 10'b0000000000.</td>
</tr>
<tr>
<td>VECTADDREN</td>
<td>Input</td>
<td>Reserved. Must be tied to 1'b0.</td>
</tr>
</tbody>
</table>
Table A-3 Miscellaneous signals (continued)

<table>
<thead>
<tr>
<th>Name</th>
<th>Direction</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td><strong>DNOTITRANS</strong></td>
<td>Input</td>
<td>Static tie-off which forces the processor to not permit I-Code and D-Code AHB transactions to occur at the same time. This permits a simple bus multiplexer to be instantiated externally to the processor.</td>
</tr>
<tr>
<td><strong>AUXFAULT[31:0]</strong></td>
<td>Input</td>
<td>Auxiliary fault status information from the system.</td>
</tr>
<tr>
<td><strong>IFLUSH</strong></td>
<td>Input</td>
<td>Reserved. Instruction flush, must be tied to 0.</td>
</tr>
</tbody>
</table>
A.4 Interrupt interface

Table A-4 lists the signals of the external interrupt interface.

<table>
<thead>
<tr>
<th>Name</th>
<th>Direction</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>INTISR[239:0]</td>
<td>Input</td>
<td>External interrupt signals</td>
</tr>
<tr>
<td>INTNMI</td>
<td>Input</td>
<td>Non-maskable interrupt</td>
</tr>
</tbody>
</table>


### A.5 ICode interface

Table A-5 lists the signals of the ICode interface.

<table>
<thead>
<tr>
<th>Name</th>
<th>Direction</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>HADDRI[31:0]</td>
<td>Output</td>
<td>32-bit instruction address bus</td>
</tr>
<tr>
<td>HTRANSI[1:0]</td>
<td>Output</td>
<td>Indicates whether the current transfer is IDLE or NONSEQUENTIAL.</td>
</tr>
<tr>
<td>HSIZEI[2:0]</td>
<td>Output</td>
<td>Indicates the size of the instruction fetch. All instruction fetches are 32-bit on Cortex-M3.</td>
</tr>
<tr>
<td>HBURSTI[2:0]</td>
<td>Output</td>
<td>Indicates if the transfer is part of a burst. All instruction fetches and literal loads are performed as SINGLE on Cortex-M3.</td>
</tr>
<tr>
<td>HPROTI[3:0]</td>
<td>Output</td>
<td>Provides information on the access. Always indicates cacheable and non-bufferable on this bus.</td>
</tr>
<tr>
<td></td>
<td></td>
<td><strong>HPROTI[0]</strong> = 0 indicates instruction fetch</td>
</tr>
<tr>
<td></td>
<td></td>
<td><strong>HPROTI[0]</strong> = 1 indicates vector fetch</td>
</tr>
<tr>
<td>MEMATTRI[1:0]</td>
<td>Output</td>
<td>Memory attributes. Always 01 for this bus (non-shareable, allocate).</td>
</tr>
<tr>
<td>BRCHSTAT[3:0]</td>
<td>Output</td>
<td>Provides hint information on the current or coming AHB fetch requests. Conditional opcodes could be a speculation and subsequently discarded.</td>
</tr>
<tr>
<td></td>
<td></td>
<td>0000 No hint</td>
</tr>
<tr>
<td></td>
<td></td>
<td>0001 Conditional branch backwards in decode</td>
</tr>
<tr>
<td></td>
<td></td>
<td>0010 Conditional branch in decode</td>
</tr>
<tr>
<td></td>
<td></td>
<td>0011 Conditional branch in execute</td>
</tr>
<tr>
<td></td>
<td></td>
<td>0100 Unconditional branch in decode</td>
</tr>
<tr>
<td></td>
<td></td>
<td>0101 Unconditional branch in execute</td>
</tr>
<tr>
<td></td>
<td></td>
<td>0110 Reserved</td>
</tr>
<tr>
<td></td>
<td></td>
<td>0111 Reserved</td>
</tr>
<tr>
<td></td>
<td></td>
<td>1000 Conditional branch in decode taken (cycle after IHTRANS)</td>
</tr>
<tr>
<td>HRDATAI[31:0]</td>
<td>Input</td>
<td>Instruction read bus.</td>
</tr>
<tr>
<td>HREADYI</td>
<td>Input</td>
<td>When HIGH indicates that a transfer has completed on the bus. This signal is driven LOW to extend a transfer.</td>
</tr>
<tr>
<td>HRESPI[1:0]</td>
<td>Input</td>
<td>The transfer response status. OKAY or ERROR.</td>
</tr>
</tbody>
</table>
### A.6 DCode interface

Table A-6 lists the signals of the DCode interface.

<table>
<thead>
<tr>
<th>Name</th>
<th>Direction</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>HADDRD[31:0]</td>
<td>Output</td>
<td>32-bit data address bus</td>
</tr>
<tr>
<td>HTRANSD[1:0]</td>
<td>Output</td>
<td>Indicates whether the current transfer is IDLE, NONSEQUENTIAL, or SEQUENTIAL.</td>
</tr>
<tr>
<td>HWRITE D</td>
<td>Output</td>
<td>Write not read</td>
</tr>
<tr>
<td>HSIZED[2:0]</td>
<td>Output</td>
<td>Indicates the size of the access. Can be 8, 16, or 32 bits.</td>
</tr>
<tr>
<td>HBURSTD[2:0]</td>
<td>Output</td>
<td>Indicates if the transfer is part of a burst. Data accesses are performed as INCR on Cortex-M3.</td>
</tr>
<tr>
<td>HPROTD[3:0]</td>
<td>Output</td>
<td>Provides information on the access. Always indicates cacheable and non-bufferable on this bus.</td>
</tr>
<tr>
<td>EXREQD</td>
<td>-</td>
<td>Exclusive request.</td>
</tr>
<tr>
<td>MEMATTRD[1:0]</td>
<td>Output</td>
<td>Memory attributes. Always 01 for this bus (non-shareable, allocate).</td>
</tr>
<tr>
<td>HMASTERD[1:0]</td>
<td>Output</td>
<td>Indicates the current D-Code bus master:</td>
</tr>
<tr>
<td></td>
<td></td>
<td>• 0 = Core data side accesses.</td>
</tr>
<tr>
<td></td>
<td></td>
<td>• 1 = DAP accesses.</td>
</tr>
<tr>
<td></td>
<td></td>
<td>• 2 = Core instruction side accesses. These include vector fetches that are marked as data by HPROTD[0]. This value cannot appear on HMASTERD.</td>
</tr>
<tr>
<td></td>
<td></td>
<td>• 3 = Reserved. This value cannot appear on HMASTERD.</td>
</tr>
<tr>
<td>HWDATAD[31:0]</td>
<td>Input</td>
<td>Data read bus</td>
</tr>
<tr>
<td>HREADYD</td>
<td>Input</td>
<td>When HIGH indicates that a transfer has completed on the bus. This signal is driven LOW to extend a transfer.</td>
</tr>
<tr>
<td>HRESPD[1:0]</td>
<td>Input</td>
<td>The transfer response status. OKAY or ERROR.</td>
</tr>
<tr>
<td>HRDATAD[31:0]</td>
<td>Input</td>
<td>Read data</td>
</tr>
<tr>
<td>EXRESPD</td>
<td>Input</td>
<td>Exclusive response.</td>
</tr>
</tbody>
</table>
## A.7 System bus interface

Table A-7 lists the signals of the system bus interface.

<table>
<thead>
<tr>
<th>Name</th>
<th>Direction</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>HADDRS[31:0]</td>
<td>Output</td>
<td>32-bit address.</td>
</tr>
<tr>
<td>HTRANSS[1:0]</td>
<td>Output</td>
<td>Indicates the type of the current transfer. Can be IDLE, NONSEQUENTIAL, OR SEQUENTIAL.</td>
</tr>
<tr>
<td>HSIZES[2:0]</td>
<td>Output</td>
<td>Indicates the size of the access. Can be 8, 16, or 32 bits.</td>
</tr>
<tr>
<td>HBURSTS[2:0]</td>
<td>Output</td>
<td>Indicates if the transfer is part of a burst.</td>
</tr>
<tr>
<td>HPROTS[3:0]</td>
<td>Output</td>
<td>Provides information on the access.</td>
</tr>
<tr>
<td>HWDATAS[31:0]</td>
<td>Output</td>
<td>32-bit write data bus.</td>
</tr>
<tr>
<td>HWrites</td>
<td>Output</td>
<td>Write not read.</td>
</tr>
<tr>
<td>HMASTLOCKS</td>
<td>Output</td>
<td>Indicates a transaction that must be atomic on the bus. This is only for bit-band writes (performed as read-modify-write).</td>
</tr>
<tr>
<td>EXREQS</td>
<td>Output</td>
<td>Exclusive request.</td>
</tr>
<tr>
<td>MEMATTRS[1:0]</td>
<td>Output</td>
<td>Memory attributes. Bit 0 = Allocate, Bit 1 = shareable.</td>
</tr>
<tr>
<td>HMASTERS[1:0]</td>
<td>Output</td>
<td>Indicates the current system bus master:</td>
</tr>
<tr>
<td></td>
<td></td>
<td>• 0 = Core data side accesses or DAP access with master type set to 0.</td>
</tr>
<tr>
<td></td>
<td></td>
<td>• 1 = DAP accesses with master type set to 1.</td>
</tr>
<tr>
<td></td>
<td></td>
<td>• 2 = Core instruction side accesses. These include vector fetches that are marked as data by HPROTS[0].</td>
</tr>
<tr>
<td></td>
<td></td>
<td>• 3 = Reserved. This value cannot appear on HMASTERS.</td>
</tr>
<tr>
<td>HRDATAS[31:0]</td>
<td>Input</td>
<td>Read data bus.</td>
</tr>
<tr>
<td>HREADYS</td>
<td>Input</td>
<td>When HIGH indicates that a transfer has completed on the bus. The signal is driven LOW to extend a transfer.</td>
</tr>
<tr>
<td>HRESPS[1:0]</td>
<td>Input</td>
<td>The transfer response status. OKAY or ERROR.</td>
</tr>
<tr>
<td>EXRESPS</td>
<td>Input</td>
<td>Exclusive response.</td>
</tr>
</tbody>
</table>
A.8 Private Peripheral Bus interface

Table A-8 lists the signals of the PPB interface.

<table>
<thead>
<tr>
<th>Name</th>
<th>Direction</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>PADDR[19:2]</td>
<td>Output</td>
<td>17-bit address. Only the bits that are relevant to the External Private Peripheral Bus are driven.</td>
</tr>
<tr>
<td>PADDR31</td>
<td>Output</td>
<td>This signal is driven HIGH when the AHB-AP is the requesting master. It is driven LOW when DCore is the requesting master.</td>
</tr>
<tr>
<td>PSEL</td>
<td>Output</td>
<td>Indicates that a data transfer is requested.</td>
</tr>
<tr>
<td>PENABLE</td>
<td>Output</td>
<td>Strobe to time all accesses. Indicates the second cycle of an APB transfer.</td>
</tr>
<tr>
<td>PWDATA[31:0]</td>
<td>Output</td>
<td>32-bit write data bus.</td>
</tr>
<tr>
<td>PWRITE</td>
<td>Output</td>
<td>Write not read.</td>
</tr>
<tr>
<td>PRDATA[31:0]</td>
<td>Input</td>
<td>Read data bus.</td>
</tr>
</tbody>
</table>
A.9 ITM interface

Table A-9 lists the signals of the ITM interface.

<table>
<thead>
<tr>
<th>Name</th>
<th>Direction</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>ATVALID</td>
<td>Output</td>
<td>ATB valid.</td>
</tr>
<tr>
<td>AFREADY</td>
<td>Output</td>
<td>ATB flush.</td>
</tr>
<tr>
<td>ATDATA[7:0]</td>
<td>Output</td>
<td>ATB data.</td>
</tr>
<tr>
<td>ATIDITM[6:0]</td>
<td>Output</td>
<td>ITM ID for TPIU.</td>
</tr>
<tr>
<td>ATREADY</td>
<td>Input</td>
<td>ATB ready.</td>
</tr>
<tr>
<td>TPIUEMIT</td>
<td>Input</td>
<td>Holds the timestamp count at zero until the first packet enters the emitter FIFO.</td>
</tr>
<tr>
<td>TPIUBAUD</td>
<td>Input</td>
<td>Reference for the timestamp counter, so that timestamps are at the observable baud rate of the external protocol.</td>
</tr>
</tbody>
</table>
A.10 AHB-AP interface

Table A-10 lists the signals of the AHB-AP interface.

<table>
<thead>
<tr>
<th>Name</th>
<th>Direction</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>DAPRDATA[31:0]</td>
<td>Output</td>
<td>The read bus is driven by the selected AHB-AP during read cycles when DAPWRITE is LOW.</td>
</tr>
<tr>
<td>DAPREADY</td>
<td>Output</td>
<td>The AHB-AP uses this signal to extend a DAP transfer.</td>
</tr>
<tr>
<td>DAPSLVERR</td>
<td>Output</td>
<td>The error response is because of:</td>
</tr>
<tr>
<td></td>
<td></td>
<td>• Master port produced an error response, or transfer not initiated because of DAPEN preventing a transfer.</td>
</tr>
<tr>
<td></td>
<td></td>
<td>• Access to AP register not accepted after a DAPABORT operation.</td>
</tr>
<tr>
<td>DAPCLKEN</td>
<td>Input</td>
<td>DAP clock enable (power saving).</td>
</tr>
<tr>
<td>DAPEN</td>
<td>Input</td>
<td>AHB-AP enable.</td>
</tr>
<tr>
<td>DAPADDR[31:0]</td>
<td>Input</td>
<td>DAP address bus.</td>
</tr>
<tr>
<td>DAPSEL</td>
<td>Input</td>
<td>Select signal generated from the DAP decoder to each AP. This signal indicates that the slave device is selected, and a data transfer is required.</td>
</tr>
<tr>
<td></td>
<td></td>
<td>There is a DAPSEL signal for each slave. The signal is not generated by the driving DP. The decoder monitors the address bus and asserts the relevant DAPSEL.</td>
</tr>
<tr>
<td>DAPENABLE</td>
<td>Input</td>
<td>This signal indicates the second and subsequent cycles of a DAP transfer from DP to AHB-AP.</td>
</tr>
<tr>
<td>DAPWRITE</td>
<td>Input</td>
<td>When HIGH indicates a DAP write access from DP to AHB-AP. When LOW indicates a read access.</td>
</tr>
<tr>
<td>DAPWDATA[31:0]</td>
<td>Input</td>
<td>The write bus is driven by the DP block during write cycles when DAPWRITE is HIGH.</td>
</tr>
<tr>
<td>DAPABORT</td>
<td>Input</td>
<td>aborts the current transfer. The AHB-AP returns DAPREADY HIGH without affecting the state of the transfer in progress in the AHB Master Port.</td>
</tr>
</tbody>
</table>
## A.11 ETM interface

Table A-11 lists the signals of the ETM interface.

<table>
<thead>
<tr>
<th>Name</th>
<th>Direction</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>ETMTRIGGER[3:0]</td>
<td>Output</td>
<td>Trigger from DWT. One bit for each of the four DWT comparators.</td>
</tr>
<tr>
<td>ETMTRIGINOTD[3:0]</td>
<td>Output</td>
<td>Indicates if the ETM is triggered on an instruction or data match.</td>
</tr>
<tr>
<td>ETMIVALID</td>
<td>Output</td>
<td>Instruction valid.</td>
</tr>
<tr>
<td>ETMIA[31:1]</td>
<td>Output</td>
<td>PC of the instruction being executed.</td>
</tr>
<tr>
<td>ETMICCFAIL</td>
<td>Output</td>
<td>Condition Code fail. Indicates if the current instruction has failed or passed its conditional execution check.</td>
</tr>
<tr>
<td>ETMIBRANCH</td>
<td>Output</td>
<td>Opcode is a branch target.</td>
</tr>
<tr>
<td>ETMINDBR</td>
<td>Output</td>
<td>Opcode is an indirect branch target.</td>
</tr>
<tr>
<td></td>
<td></td>
<td>000 - no status</td>
</tr>
<tr>
<td></td>
<td></td>
<td>001 - interrupt entry</td>
</tr>
<tr>
<td></td>
<td></td>
<td>010 - interrupt exit</td>
</tr>
<tr>
<td></td>
<td></td>
<td>011 - interrupt return</td>
</tr>
<tr>
<td></td>
<td></td>
<td>100 - vector fetch and stack push.</td>
</tr>
<tr>
<td></td>
<td></td>
<td><strong>ETMINSTAT</strong> entry/return is asserted in the first cycle of the new interrupt context. Exit occurs without <strong>ETMIVALID</strong>.</td>
</tr>
<tr>
<td>ETMINNUM[8:0]</td>
<td>Output</td>
<td>Marks the interrupt number of the current execution context.</td>
</tr>
<tr>
<td>ETMISTALL</td>
<td>Output</td>
<td>Indicates that the last instruction signalled by the core has not yet entered execute.</td>
</tr>
<tr>
<td>ETMFLUSH</td>
<td>Output</td>
<td>A PC modifying opcode has executed, or an interrupt push/pop has started.</td>
</tr>
<tr>
<td>ETMPWRUP</td>
<td>Input</td>
<td>ETM is enabled</td>
</tr>
<tr>
<td>ETMDVALID</td>
<td>Output</td>
<td>Data valid</td>
</tr>
<tr>
<td>ETMCANCEL</td>
<td>Output</td>
<td>Instruction cancelled</td>
</tr>
<tr>
<td>ETMFINDBR</td>
<td>Output</td>
<td>Flush is indirect. Marks flush hint destination cannot be inferred from the PC.</td>
</tr>
</tbody>
</table>
Table A-11 ETM interface (continued)

<table>
<thead>
<tr>
<th>Name</th>
<th>Direction</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>ETMFOLD</td>
<td>Output</td>
<td>Opcode fold. An IT opcode has been folded in this cycle. PC advances past the current (16-bit) opcode plus the IT instruction (16 bits). This is reflected in the ETMIA.</td>
</tr>
<tr>
<td>ETMFIFOFULL</td>
<td>Input</td>
<td>Driven by the ETM (if connected). ETMFIFOFULL is asserted when the ETM FIFO is full, and causes the processor to stall until the FIFO has drained, so ensuring that no trace is lost.</td>
</tr>
<tr>
<td>DSYNC</td>
<td>Output</td>
<td>Synchronization pulse from DWT.</td>
</tr>
</tbody>
</table>
## A.12 AHB Trace Macrocell interface

Table A-12 lists the signals of the *AHB Trace Macrocell* (HTM) interface.

<table>
<thead>
<tr>
<th>Name</th>
<th>Direction</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>HTMDHADDR[31:0]</td>
<td>Output</td>
<td>32-bit address</td>
</tr>
<tr>
<td>HTMDHTRANS[1:0]</td>
<td>Output</td>
<td>Output indicates the type of the current data transfer. Can be IDLE, NONSEQUENTIAL, OR SEQUENTIAL.</td>
</tr>
<tr>
<td>HTMDHSIZE[1:0]</td>
<td>Output</td>
<td>Indicates the size of the access. Can be 8, 16, or 32 bits.</td>
</tr>
<tr>
<td>HTMDHBURST[2:0]</td>
<td>Output</td>
<td>Output indicates if the transfer is part of a burst.</td>
</tr>
<tr>
<td>HTMDHPROT[3:0]</td>
<td>Output</td>
<td>Provides information on the access.</td>
</tr>
<tr>
<td>HTMDHWDATA[31:0]</td>
<td>Output</td>
<td>32-bit write data bus.</td>
</tr>
<tr>
<td>HTMDHWRITE</td>
<td>Output</td>
<td>Write not read.</td>
</tr>
<tr>
<td>HTMDHRDATA[31:0]</td>
<td>Output</td>
<td>Read data bus.</td>
</tr>
<tr>
<td>HTMDHREADY</td>
<td>Output</td>
<td>Ready signal.</td>
</tr>
<tr>
<td>HTMDHRESP[1:0]</td>
<td>Output</td>
<td>The transfer response status. OKAY or ERROR.</td>
</tr>
</tbody>
</table>


A.13 Test interface

Table A-13 lists the signals of the test interface.

<table>
<thead>
<tr>
<th>Name</th>
<th>Direction</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>SE</td>
<td>Input</td>
<td>Scan enable.</td>
</tr>
<tr>
<td>RSTBYPASS</td>
<td>Input</td>
<td>Reset bypass for scan testing. <strong>PORESETn</strong> is the only reset used during scan testing.</td>
</tr>
<tr>
<td>CGBYPASS</td>
<td>Input</td>
<td>Architectural clock gate bypass for scan testing.</td>
</tr>
</tbody>
</table>
Glossary

This glossary describes some of the terms used in technical documents from ARM Limited.

Abort

A mechanism that indicates to a core that the attempted memory access is invalid or not allowed or that the data returned by the memory access is invalid. An abort can be caused by the external or internal memory system as a result of attempting to access invalid or protected instruction or data memory.

See also Data Abort, External Abort and Prefetch Abort.

Addressing modes

Various mechanisms, shared by many different instructions, for generating values used by the instructions.

Advanced High-performance Bus (AHB)

A bus protocol with a fixed pipeline between address/control and data phases. It only supports a subset of the functionality provided by the AMBA AXI protocol. The full AMBA AHB protocol specification includes a number of features that are not commonly required for master and slave IP developments and ARM Limited recommends only a subset of the protocol is usually used. This subset is defined as the AMBA AHB-Lite protocol.

See also Advanced Microcontroller Bus Architecture and AHB-Lite.
**Advanced Microcontroller Bus Architecture (AMBA)**
A family of protocol specifications that describe a strategy for the interconnect. AMBA is the ARM open standard for on-chip buses. It is an on-chip bus specification that details a strategy for the interconnection and management of functional blocks that make up a System-on-Chip (SoC). It aids in the development of embedded processors with one or more CPUs or signal processors and multiple peripherals. AMBA complements a reusable design methodology by defining a common backbone for SoC modules.

**Advanced Peripheral Bus (APB)**
A simpler bus protocol than AXI and AHB. It is designed for use with ancillary or general-purpose peripherals such as timers, interrupt controllers, UARTs, and I/O ports. Connection to the main system bus is through a system-to-peripheral bus bridge that helps to reduce system power consumption.

**AHB**
See Advanced High-performance Bus.

**AHB Access Port (AHB-AP)**
An optional component of the DAP that provides an AHB interface to a SoC.

**AHB-AP**
See AHB Access Port.

**AHB-Lite**
A subset of the full AMBA AHB protocol specification. It provides all of the basic functions required by the majority of AMBA AHB slave and master designs, particularly when used with a multi-layer AMBA interconnect. In most cases, the extra facilities provided by a full AMBA AHB interface are implemented more efficiently by using an AMBA AXI protocol interface.

**AHB Trace Macrocell**
A hardware macrocell that, when connected to a processor core, outputs data trace information on a trace port.

**Aligned**
A data item stored at an address that is divisible by the number of bytes that defines the data size is said to be aligned. Aligned words and halfwords have addresses that are divisible by four and two respectively. The terms word-aligned and halfword-aligned therefore stipulate addresses that are divisible by four and two respectively.

**AMBA**
See Advanced Microcontroller Bus Architecture.

**Advanced Trace Bus (ATB)**
A bus used by trace devices to share CoreSight capture resources.

**APB**
See Advanced Peripheral Bus.

**Application Specific Integrated Circuit (ASIC)**
An integrated circuit that has been designed to perform a specific application function. It can be custom-built or mass-produced.
**Application Specific Standard Part/Product (ASSP)**

An integrated circuit that has been designed to perform a specific application function. Usually consists of two or more separate circuit functions combined as a building block suitable for use in a range of products for one or more specific application markets.

**Architecture**

The organization of hardware and/or software that characterizes a processor and its attached components, and enables devices with similar characteristics to be grouped together when describing their behavior, for example, Harvard architecture, instruction set architecture, ARMv7-M architecture.

**ARM instruction**

An instruction of the ARM Instruction Set Architecture (ISA). These cannot be executed by the Cortex-M3.

**ARM state**

The processor state in which the processor executes the instructions of the ARM ISA. The processor only operates in Thumb state, never in ARM state.

**ASIC**

See Application Specific Integrated Circuit.

**ASSP**

See Application Specific Standard Part/Product.

**ATB**

See Advanced Trace Bus.

**ATB bridge**

A synchronous ATB bridge provides a register slice to facilitate timing closure through the addition of a pipeline stage. It also provides a unidirectional link between two synchronous ATB domains.

An asynchronous ATB bridge provides a unidirectional link between two ATB domains with asynchronous clocks. It is intended to support connection of components with ATB ports residing in different clock domains.

**Base register**

A register specified by a load or store instruction that is used to hold the base value for the instruction’s address calculation. Depending on the instruction and its addressing mode, an offset can be added to or subtracted from the base register value to form the address that is sent to memory.

**Base register write-back**

Updating the contents of the base register used in an instruction target address calculation so that the modified address is changed to the next higher or lower sequential address in memory. This means that it is not necessary to fetch the target address for successive instruction transfers and enables faster burst accesses to sequential memory.

**Beat**

Alternative word for an individual data transfer within a burst. For example, an INCR4 burst comprises four beats.

**BE-8**

Big-endian view of memory in a byte-invariant system.

*See also* BE-32, LE, Byte-invariant and Word-invariant.
BE-32

Big-endian view of memory in a word-invariant system.

See also BE-8, LE, Byte-invariant and Word-invariant.

Big-endian

Byte ordering scheme in which bytes of decreasing significance in a data word are stored at increasing addresses in memory.

See also Little-endian and Endianness.

Big-endian memory

Memory in which:

- a byte or halfword at a word-aligned address is the most significant byte or halfword within the word at that address
- a byte at a halfword-aligned address is the most significant byte within the halfword at that address.

See also Little-endian memory.

Boundary scan chain

A boundary scan chain is made up of serially-connected devices that implement boundary scan technology using a standard JTAG TAP interface. Each device contains at least one TAP controller containing shift registers that form the chain connected between TDI and TDO, through which test data is shifted. Processors can contain several shift registers to enable you to access selected parts of the device.

Branch folding

Branch folding is a technique where the branch instruction is completely removed from the instruction stream presented to the execution pipeline.

Breakpoint

A breakpoint is a mechanism provided by debuggers to identify an instruction at which program execution is to be halted. Breakpoints are inserted by the programmer to enable inspection of register contents, memory locations, variable values at fixed points in the program execution to test that the program is operating correctly. Breakpoints are removed after the program is successfully tested.

See also Watchpoint.

Burst

A group of transfers to consecutive addresses. Because the addresses are consecutive, there is no requirement to supply an address for any of the transfers after the first one. This increases the speed at which the group of transfers can occur. Bursts over AMBA are controlled using signals to indicate the length of the burst and how the addresses are incremented.

See also Beat.

Byte

An 8-bit data item.
**Byte-invariant**
In a byte-invariant system, the address of each byte of memory remains unchanged when switching between little-endian and big-endian operation. When a data item larger than a byte is loaded from or stored to memory, the bytes making up that data item are arranged into the correct order depending on the endianness of the memory access. The ARM architecture supports byte-invariant systems in ARMv6 and later versions. When byte-invariant support is selected, unaligned halfword and word memory accesses are also supported. Multi-word accesses are expected to be word-aligned.

*See also* Word-invariant.

**Clock gating**
Gating a clock signal for a macrocell with a control signal and using the modified clock that results to control the operating state of the macrocell.

**Cycles Per Instruction (CPI)**
*See* Cycles Per Instruction (CPI).

**Cold reset**
Also known as power-on reset.

*See also* Warm reset.

**Context**
The environment that each process operates in for a multitasking operating system.

*See also* Fast context switch.

**Core**
A core is that part of a processor that contains the ALU, the datapath, the general-purpose registers, the Program Counter, and the instruction decode and control circuitry.

**Core reset**
*See* Warm reset.

**CoreSight**
The infrastructure for monitoring, tracing, and debugging a complete system on chip.

**CPI**
*See* Cycles per instruction.

**Cycles Per Instruction (CPI)**
Cycles per instruction (or clocks per instruction) is a measure of the number of computer instructions that can be performed in one clock cycle. This figure of merit can be used to compare the performance of different CPUs that implement the same instruction set against each other. The lower the value, the better the performance.

**Data Abort**
An indication from a memory system to the core of an attempt to access an illegal data memory location. An exception must be taken if the processor attempts to use the data that caused the abort.

*See also* Abort.

**DCode Memory**
Memory space at 0x00000000 to 0x1FFFFFFF.
**Debug Access Port (DAP)**

A TAP block that acts as an AMBA, AHB or AHB-Lite, master for access to a system bus. The DAP is the term used to encompass a set of modular blocks that support system wide debug. The DAP is a modular component, intended to be extendable to support optional access to multiple systems such as memory mapped AHB and CoreSight APB through a single debug interface.

**Debugger**

A debugging system that includes a program, used to detect, locate, and correct software faults, together with custom hardware that supports software debugging.

**Embedded Trace Macrocell (ETM)**

A hardware macrocell that, when connected to a processor core, outputs instruction trace information on a trace port.

**Endianness**

Byte ordering. The scheme that determines the order that successive bytes of a data word are stored in memory. An aspect of the system’s memory mapping.

*See also* Little-endian and Big-endian

**ETM**

*See* Embedded Trace Macrocell.

**Exception**

An error or event which can cause the processor to suspend the currently executing instruction stream and execute a specific exception handler or interrupt service routine. The exception could be an external interrupt or NMI, or it could be a fault or error event that is considered serious enough to require that program execution is interrupted. Examples include attempting to perform an invalid memory access, external interrupts, and undefined instructions. When an exception occurs, normal program flow is interrupted and execution is resumed at the corresponding exception vector. This contains the first instruction of the interrupt service routine to deal with the exception.

**Exception handler**

*See* Interrupt service routine.

**Exception vector**

*See* Interrupt vector.

**External PPB**

PPB memory space at 0xE0040000 to 0xE00FFFFF.

**Flash Patch and Breakpoint unit (FPB)**

A set of address matching tags, that reroute accesses into flash to a special part of SRAM. This permits patching flash locations for breakpointing and quick fixes or changes.

**Formatter**

The formatter is an internal input block in the ETB and TPIU that embeds the trace source ID within the data to create a single trace stream.

**Halfword**

A 16-bit data item.
**Halt mode**
One of two mutually exclusive debug modes. In halt mode all processor execution halts when a breakpoint or watchpoint is encountered. All processor state, coprocessor state, memory and input/output locations can be examined and altered by the JTAG interface.

*See also* Monitor debug-mode.

**Host**
A computer that provides data and other services to another computer. Especially, a computer providing debugging services to a target being debugged.

**HTM**
See AHB Trace Macrocell.

**ICode Memory**
Memory space at 0x00000000 to 0x1FFFFFFF.

**Illegal instruction**
An instruction that is architecturally Undefined.

**Implementation-defined**
The behavior is not architecturally defined, but is defined and documented by individual implementations.

**Implementation-specific**
The behavior is not architecturally defined, and does not have to be documented by individual implementations. Used when there are a number of implementation options available and the option chosen does not affect software compatibility.

**Instruction cycle count**
The number of cycles for which an instruction occupies the Execute stage of the pipeline.

**Instrumentation trace**
A component for debugging real-time systems through a simple memory-mapped trace interface, providing printf style debugging.

**Intelligent Energy Management (IEM)**
A technology that enables dynamic voltage scaling and clock frequency variation to be used to reduce power consumption in a device.

**Internal PPB**
PPB memory space at 0xE0000000 to 0xE003FFFF.

**Interrupt service routine**
A program that control of the processor is passed to when an interrupt occurs.

**Interrupt vector**
One of a number of fixed addresses in low memory that contains the first instruction of the corresponding interrupt service routine.

**Joint Test Action Group (JTAG)**
The name of the organization that developed standard IEEE 1149.1. This standard defines a boundary-scan architecture used for in-circuit testing of integrated circuit devices. It is commonly known by the initials JTAG.
JTAG  
*See* Joint Test Action Group.

**JTAG Debug Port (JTAG-DP)**
An optional external interface for the DAP that provides a standard JTAG interface for debug access.

**JTAG-DP**  
*See* JTAG Debug Port.

**LE**  
Little endian view of memory in both byte-invariant and word-invariant systems. See also Byte-invariant, Word-invariant.

**Little-endian**  
Byte ordering scheme in which bytes of increasing significance in a data word are stored at increasing addresses in memory.

*See also* Big-endian and Endianness.

**Little-endian memory**  
Memory in which:

- a byte or halfword at a word-aligned address is the least significant byte or halfword within the word at that address
- a byte at a halfword-aligned address is the least significant byte within the halfword at that address.

*See also* Big-endian memory.

**Load/store architecture**  
A processor architecture where data-processing operations only operate on register contents, not directly on memory contents.

**Load Store Unit (LSU)**  
The part of a processor that handles load and store transfers.

**LSU**  
*See* Load Store Unit.

**Macrocell**  
A complex logic block with a defined interface and behavior. A typical VLSI system comprises several macrocells (such as a processor, an ETM, and a memory block) plus application-specific logic.

**Memory coherency**  
A memory is coherent if the value read by a data read or instruction fetch is the value that was most recently written to that location. Memory coherency is made difficult when there are multiple possible physical locations that are involved, such as a system that has main memory, a write buffer and a cache.

**Memory Protection Unit (MPU)**  
Hardware that controls access permissions to blocks of memory. Unlike an MMU, an MPU does not modify addresses.
Microprocessor  
See Processor.

Monitor debug-mode
One of two mutually exclusive debug modes. In Monitor debug-mode the processor enables a software abort handler provided by the debug monitor or operating system debug task. When a breakpoint or watchpoint is encountered, this enables vital system interrupts to continue to be serviced while normal program execution is suspended.

See also Halt mode.

MPU
See Memory Protection Unit.

Multi-layer
An interconnect scheme similar to a cross-bar switch. Each master on the interconnect has a direct link to each slave. The link is not shared with other masters. This enables each master to process transfers in parallel with other masters. Contention only occurs in a multi-layer interconnect at a payload destination, typically the slave.

Penalty
The number of cycles in which no useful Execute stage pipeline activity can occur because an instruction flow is different from that assumed or predicted.

PFU
See Prefetch Unit.

Power-on reset
See Cold reset.

PPB
See Private Peripheral Bus.

Prefetching
In pipelined processors, the process of fetching instructions from memory to fill up the pipeline before the preceding instructions have finished executing. Prefetching an instruction does not mean that the instruction has to be executed.

Prefetch Abort
An indication from a memory system to the core that an instruction has been fetched from an illegal memory location. An exception must be taken if the processor attempts to execute the instruction. A Prefetch Abort can be caused by the external or internal memory system as a result of attempting to access invalid instruction memory.

See also Data Abort, Abort.

Prefetch Unit (PFU)
The PFU fetches instructions from the memory system that can supply one word each cycle. The PFU buffers up to three word fetches in its FIFO, which means that it can buffer up to three Thumb-2 instructions or six Thumb instructions.

Private Peripheral Bus
Memory space at 0xE0000000 to 0xE00FFFFF.

Processor
A processor is the circuitry in a computer system required to process data using the computer instructions. It is an abbreviation of microprocessor. A clock source, power supplies, and main memory are also required to create a minimum complete working computer system.
**RealView ICE**  
A system for debugging embedded processor cores using a JTAG interface.

**Reserved**  
A field in a control register or instruction format is reserved if the field is to be defined by the implementation, or produces Unpredictable results if the contents of the field are not zero. These fields are reserved for use in future extensions of the architecture or are implementation-specific. All reserved bits not used by the implementation must be written as 0 and read as 0.

**SBO**  
See Should Be One.

**SBZ**  
See Should Be Zero.

**SBZP**  
See Should Be Zero or Preserved.

**Scan chain**  
A scan chain is made up of serially-connected devices that implement boundary scan technology using a standard JTAG TAP interface. Each device contains at least one TAP controller containing shift registers that form the chain connected between TDI and TDO, through which test data is shifted. Processors can contain several shift registers to enable you to access selected parts of the device.

**Should Be One (SBO)**  
Should be written as 1 (or all 1s for bit fields) by software. Writing a 0 produces Unpredictable results.

**Should Be Zero (SBZ)**  
Should be written as 0 (or all 0s for bit fields) by software. Writing a 1 produces Unpredictable results.

**Should Be Zero or Preserved (SBZP)**  
Should be written as 0 (or all 0s for bit fields) by software, or preserved by writing the same value back that has been previously read from the same field on the same processor.

**Serial-Wire Debug Port**  
An optional external interface for the DAP that provides a serial-wire bidirectional debug interface.

**Serial-Wire JTAG Debug Port**  
A standard debug port that combines JTAG-DP and SW-DP.

**SW-DP**  
See Serial-Wire Debug Port.

**SWJ-DP**  
See Serial-Wire JTAG Debug Port.

**Synchronization primitive**  
The memory synchronization primitive instructions are those instructions that are used to ensure memory synchronization. That is, the LDREX and STREX instructions.
**System memory**

Memory space at 0x20000000 to 0xFFFFFFFF, excluding PPB space at 0xE0000000 to 0xE00FFFFF.

**TAP**

See Test access port.

**Test Access Port (TAP)**

The collection of four mandatory and one optional terminals that form the input/output and control interface to a JTAG boundary-scan architecture. The mandatory terminals are TDI, TDO, TMS, and TCK. The optional terminal is TRST. This signal is mandatory in ARM cores because it is used to reset the debug logic.

**Thread Control Block**

A data structure used by an operating system kernel to maintain information specific to a single thread of execution.

**Thumb instruction**

A halfword that specifies an operation for an ARM processor in Thumb state to perform. Thumb instructions must be halfword-aligned.

**Thumb state**

A processor that is executing Thumb (16-bit) halfword aligned instructions is operating in Thumb state.

**TPA**

See Trace Port Analyzer.

**TPIU**

See Trace Port Interface Unit.

**Trace Port Interface Unit (TPIU)**

Drains trace data and acts as a bridge between the on-chip trace data and the data stream captured by a TPA.

**Unaligned**

A data item stored at an address that is not divisible by the number of bytes that defines the data size is said to be unaligned. For example, a word stored at an address that is not divisible by four.

**UNP**

See Unpredictable.

**Unpredictable**

For reads, the data returned when reading from this location is unpredictable. It can have any value. For writes, writing to this location causes unpredictable behavior, or an unpredictable change in device configuration. Unpredictable instructions must not halt or hang the processor, or any part of the system.

**Warm reset**

Also known as a core reset. Initializes the majority of the processor excluding the debug controller and debug logic. This type of reset is useful if you are using the debugging features of a processor.

**Watchpoint**

A watchpoint is a mechanism provided by debuggers to halt program execution when the data contained by a particular memory address is changed. Watchpoints are inserted by the programmer to enable inspection of register contents, memory locations, and variable values when memory is written to test that the program is operating correctly. Watchpoints are removed after the program is successfully tested. See also Breakpoint.
**Word**

A 32-bit data item.

**Word-invariant**

In a word-invariant system, the address of each byte of memory changes when switching between little-endian and big-endian operation, in such a way that the byte with address A in one endianness has address A EOR 3 in the other endianness. As a result, each aligned word of memory always consists of the same four bytes of memory in the same order, regardless of endianness. The change of endianness occurs because of the change to the byte addresses, not because the bytes are rearranged.

The ARM architecture supports word-invariant systems in ARMv3 and later versions. When word-invariant support is selected, the behavior of load or store instructions that are given unaligned addresses is instruction-specific, and is in general not the expected behavior for an unaligned access. It is recommended that word-invariant systems use the endianness that produces the required byte addresses at all times, apart possibly from very early in their reset handlers before they have set up the endianness, and that this early part of the reset handler must use only aligned word memory accesses.

*See also* Byte-invariant.

**Write buffer**

A pipeline stage for buffering write data to prevent bus stalls from stalling the processor.